NOT RECOMMENDED FOR NEW DESIGNS RECOMMENDED REPLACEMENT: ISL43L210 June 23, 2006 FN6091.2 # Ultra Low ON-Resistance, Single Supply, Dual SPST Analog Switches The Intersil ISL43L120, ISL43L121, ISL43L122 devices are low ON-resistance, low voltage, bidirectional, precision, dual single-pole/single-throw (SPST) analog switches designed to operate from a single +1.65V to +3.6V supply. Targeted applications include battery powered equipment that benefit from low $R_{ON}$ (0.16 $\Omega$ ), low power consumption (0.12 $\mu$ W) and fast switching speeds ( $t_{ON}$ = 13ns, $t_{OFF}$ = 13ns). Cell phones, for example, often face ASIC functionality limitations. The number of analog input or GPIO pins may be limited and digital geometries are not well suited to analog switch performance. This family of parts may be used to switch in additional functionality while reducing ASIC design risk. The ISL43L12X are offered in an 8 Ld MSOP package, alleviating board space limitations. The ISL43L120, ISL43L121, ISL43L122 are dual single-pole/single-throw (SPST) devices. The ISL43L120 has two normally open (NO) switches; the ISL43L121 has two normally closed (NC) switches; the ISL43L122 has one normally open (NO) and one normally closed (NC) switch and can be used as an SPDT. Table 1 summarizes the performance of this family. **TABLE 1. FEATURES AT A GLANCE** | | ISL43L120 | ISL43L121 | ISL43L122 | | | |----------------------------------------|------------------------|-----------|-----------|--|--| | NUMBER OF<br>SWITCHES | 2 | 2 | 2 | | | | SW 1/SW 2 | NO/NO | NC/NC | NO/NC | | | | 1.8V R <sub>ON</sub> | 0.26Ω | 0.26Ω | 0.26Ω | | | | 1.8V t <sub>ON</sub> /t <sub>OFF</sub> | 30ns/25ns | 30ns/25ns | 30ns/25ns | | | | 3V R <sub>ON</sub> | 0.16Ω | 0.16Ω | 0.16Ω | | | | 3V t <sub>ON</sub> /t <sub>OFF</sub> | 13ns/13ns | 13ns/13ns | 13ns/13ns | | | | PACKAGES | 8Ld 3x3 TDFN, 8Ld MSOP | | | | | ## Related Literature Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)". Application Note AN557 "Recommended Test Procedures for Analog Switches". #### **Features** | <ul> <li>Low ON Resistance (R<sub>ON</sub>)</li> </ul> | |-------------------------------------------------------------| | - V+ = $3.0$ V 0.16Ω | | - V+ = 1.8V | | • R $_{\mbox{ON}}$ Matching Between Channels 0.005 $\Omega$ | | • RON Flatness Over Signal Range 0.008 $\Omega$ | | Single Supply Operation+1.65V to +3.6V | | - Low Power Consumption (PD) <0.12 $\mu W$ | | • Fast Switching Action (V+ = 3.0V) | | - t <sub>ON</sub> | | - t <sub>OFF</sub> | | • ESD HBM Rating>8kV | | • 1.8V Logic Compatible (+3V Supply) | | Available in 8-Ld thin DFN and 8-Ld MSOP Packages | ## **Applications** · Battery Powered, Handheld, and Portable Equipment · Pb-Free Plus Anneal Available (RoHS Compliant) - Cellular/Mobile Phones - Pagers - Laptops, Notebooks, Palmtops - · Portable Test and Measurement - · Medical Equipment - Audio and Video Switching # Pinouts (Note 1) ISL43L120 (MSOP, TDFN) TOP VIEW #### ISL43L121 (MSOP, TDFN) TOP VIEW #### NOTE: 1. Switches Shown for Logic "0" Input. ## **Ordering Information** | • | | | | | |------------------------|-----------------|------------------------|----------------------------|---------------| | PART<br>NUMBER* | PART<br>MARKING | TEMP.<br>RANGE<br>(°C) | PACKAGE | PKG.<br>DWG.# | | ISL43L120IU | L120 | -40 to 85 | 8 Ld MSOP | M8.118 | | ISL43L120IR | L10 | -40 to 85 | 8 Ld 3x3 TDFN | L8.3x3A | | ISL43L121IU | L121 | -40 to 85 | 8 Ld MSOP | M8.118 | | ISL43L121IR | L11 | -40 to 85 | 8 Ld 3x3 TDFN | L8.3x3A | | ISL43L122IU | L122 | -40 to 85 | 8 Ld MSOP | M8.118 | | ISL43L122IR | L12 | -40 to 85 | 8 Ld 3x3 TDFN | L8.3x3A | | ISL43L120IUZ<br>(Note) | L120Z | -40 to 85 | 8 Ld MSOP<br>(Pb-free) | M8.118 | | ISL43L120IRZ<br>(Note) | L10Z | -40 to 85 | 8 Ld 3x3 TDFN<br>(Pb-free) | L8.3x3A | | ISL43L121IUZ<br>(Note) | L121Z | -40 to 85 | 8 Ld MSOP<br>(Pb-free) | M8.118 | | ISL43L121IRZ<br>(Note) | L11Z | -40 to 85 | 8 Ld 3x3 TDFN<br>(Pb-free) | L8.3x3A | | ISL43L122IUZ<br>(Note) | L122Z | -40 to 85 | 8 Ld MSOP<br>(Pb-free) | M8.118 | | ISL43L122IRZ<br>(Note) | L12Z | -40 to 85 | 8 Ld 3x3 TDFN<br>(Pb-free) | L8.3x3A | | * ^ - - " T" | | | · | | <sup>\*</sup>Add "-T" suffix for tape and reel NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. ## Truth Table | | ISL43L120 | ISL43L121 | ISL43L122 | | |-------|-----------|-----------|-----------|------| | LOGIC | SW 1, 2 | SW 1, 2 | SW 1 | SW 2 | | 0 | OFF | ON | OFF | ON | | 1 | ON | OFF | ON | OFF | NOTE: Logic "0" $\leq$ 0.5V. Logic "1" $\geq$ 1.4V with a 3V Supply. ## **Pin Descriptions** | PIN | FUNCTION | | | | | | |-----|---------------------------------------------|--|--|--|--|--| | V+ | System Power Supply Input (+1.65V to +3.6V) | | | | | | | GND | Ground Connection | | | | | | | IN | Digital Control Input | | | | | | | COM | Analog Switch Common Pin | | | | | | | NO | Analog Switch Normally Open Pin | | | | | | | NC | Analog Switch Normally Closed Pin | | | | | | ## **Absolute Maximum Ratings** | V+ to GND0.3 to 4.7V | |-----------------------------------------------| | Input Voltages | | IN (Note 2)0.3 to ((V+) + 0.3V) | | NO, NC (Note 2)0.3 to ((V+) + 0.3V) | | Output Voltages | | COM (Note 2)0.3 to ((V+) + 0.3V) | | Continuous Current (Any Terminal) | | Peak Current, IN, NO, NC, or COM | | (Pulsed 1ms, 10% Duty Cycle, Max) 500mA | | ESD Rating (Per MIL-STD-883 Method 3015) >8kV | #### **Thermal Information** | Thermal Resistance (Typical, Note 3) | θ <sub>JA</sub> (°C/W) | |------------------------------------------------|------------------------| | 8 Ld 3x3 TDFN Package | 110 | | 8 Ld MSOP Package | 190 | | Maximum Junction Temperature (Plastic Package) | | | Maximum Storage Temperature Range68 | 5°C to 150°C | | Maximum Lead Temperature (Soldering 10s) | 300°C | | (Lead Tips Only) | | #### **Operating Conditions** Temperature Range ISL43L12XIU ......-40°C to 85°C CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTES: - 2. Signals on NC, NO, COM, or IN exceeding V+ or GND are clamped by internal diodes. Limit forward diode current to maximum current ratings. - 3. θ<sub>JA</sub> is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details. ## **Electrical Specifications - 3V Supply** Test Conditions: V+ = +2.7V to +3.3V, GND = 0V, $V_{INH}$ = 1.4V, $V_{INL}$ = 0.5V (Note 4, 6), Unless Otherwise Specified | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(NOTE 5) | TYP | MAX<br>(NOTE 5) | UNITS | |-------------------------------------------------|---------------------------------------------------------------------------------------|--------------|-----------------|-------|-----------------|-------| | ANALOG SWITCH CHARACTERIS | STICS | | | | | | | Analog Signal Range, V <sub>ANALOG</sub> | | Full | 0 | - | V+ | V | | ON Resistance, R <sub>ON</sub> | V+ = 2.7V, I <sub>COM</sub> = 100mA, V <sub>NO</sub> or V <sub>NC</sub> = 0V to V+ | 25 | - | 0.17 | 0.25 | Ω | | | See Figure 4 | Full - | - | - | 0.3 | Ω | | R <sub>ON</sub> Matching Between Channels, | $V+ = 2.7V$ , $I_{COM} = 100$ mA, $V_{NO}$ or $V_{NC} = Voltage$ at | 25 | - | 0.005 | 0.02 | Ω | | $\Delta R_{ON}$ | Max R <sub>ON</sub> , Note 8 | Full | - | - | 0.04 | Ω | | R <sub>ON</sub> Flatness, R <sub>Flat(ON)</sub> | V+ = 2.7V, I <sub>COM</sub> = 100mA, V <sub>NO</sub> or V <sub>NC</sub> = 0V to V+, | 25 | - | 0.008 | 0.06 | Ω | | | Note 9 | Full | - | - | 0.07 | Ω | | NO or NC OFF Leakage Current, | V+ = 3.3V, V <sub>COM</sub> = 0.3, 3V, V <sub>NO</sub> or V <sub>NC</sub> = 3V, 0.3V | 25 | 25 -3 | - | 3 | nA | | I <sub>NO(OFF)</sub> or I <sub>NC(OFF)</sub> | | Full | -60 | - | 60 | nA | | COM ON Leakage Current, | $V_{+} = 3.3V$ , $V_{COM} = 0.3V$ , $3V$ , or $V_{NO}$ or $V_{NC} = 0.3V$ , $3V$ | 25 | -3 | - | 3 | nA | | ICOM(ON) | | Full | -80 | - | 80 | nA | | DYNAMIC CHARACTERISTICS | | | | | | | | Turn-ON Time, t <sub>ON</sub> | $V+ = 2.7V$ , $V_{NO}$ or $V_{NC} = 1.5V$ , $R_L = 50\Omega$ , $C_L = 35pF$ , | 25 | - | 15 25 | | ns | | | V <sub>IN</sub> = 0 to 2.7V, See Figure 1, Note 7 | Full - | - | - | 30 | ns | | Turn-OFF Time, t <sub>OFF</sub> | $V+ = 2.7V$ , $V_{NO}$ or $V_{NC} = 1.5V$ , $R_L = 50\Omega$ , $C_L = 35pF$ , | 25 | - | 15 | 25 | ns | | | V <sub>IN</sub> = 0 to 2.7V, See Figure 1, Note 7 | Full | - | - | 30 | ns | | Charge Injection, Q | $C_L$ = 1.0nF, $V_G$ = 0V, $R_G$ = 0 $\Omega$ , See Figure 2 | 25 | - | -125 | - | рС | | OFF Isolation | $R_L$ = 50 $\Omega$ , $C_L$ = 5pF, f = 100kHz, $V_{COM}$ = 1 $V_{RMS}$ , See Figure 3 | 25 | - | 62 | - | dB | | Crosstalk (Channel-to-Channel) | $R_L$ = 50 $\Omega$ , $C_L$ = 5pF, f = 100kHz, $V_{COM}$ = 1 $V_{RMS}$ , See Figure 5 | 25 | - | -94 | - | dB | | NO or NC OFF Capacitance, COFF | f = 1MHz, V <sub>NO</sub> or V <sub>NC</sub> = V <sub>COM</sub> = 0V, See Figure 6 | 25 | - | 182 | - | pF | FN6091.2 June 23, 2006 ## **Electrical Specifications - 3V Supply** Test Conditions: V+ = +2.7V to +3.3V, GND = 0V, $V_{INH} = 1.4V$ , $V_{INL} = 0.5V$ (Note 4, 6), Unless Otherwise Specified (**Continued**) | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(NOTE 5) | TYP | MAX<br>(NOTE 5) | UNITS | |----------------------------------------------------|--------------------------------------------------------------------|--------------|-----------------|-----|-----------------|-------| | COM OFF Capacitance,<br>CCOM(OFF) | $f = 1MHz$ , $V_{NO}$ or $V_{NC} = V_{COM} = 0V$ , See Figure 6 | | - | 182 | - | pF | | COM ON Capacitance, C <sub>COM(ON)</sub> | $f = 1MHz$ , $V_{NO}$ or $V_{NC} = V_{COM} = 0V$ , See Figure 6 | 25 | - | 290 | - | pF | | POWER SUPPLY CHARACTERIST | rics | | | | | | | Power Supply Range | | Full | 1.65 | - | 3.6 | V | | Positive Supply Current, I+ | V+ = 1.65V to 3.6V, V <sub>IN</sub> = 0V or V+, all channels on or | 25 | - | - | 30 | nA | | | off | Full | - | - | 750 | nA | | DIGITAL INPUT CHARACTERISTIC | CS CS | 1 | | | | | | Input Voltage Low, V <sub>INL</sub> | | Full | - | - | 0.5 | V | | Input Voltage High, V <sub>INH</sub> | | Full | 1.4 | - | - | V | | Input Current, I <sub>INH</sub> , I <sub>INL</sub> | V+ = 3.3V, V <sub>IN</sub> = 0V or V+ (Note 7) | Full | -0.5 | - | 0.5 | μА | #### NOTES: - 4. $V_{IN}$ = input voltage to perform proper function. - 5. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet. - 6. Parts are 100% tested at +25°C. Limits across the full temperature range are guaranteed by design and correlation. - 7. Guaranteed but not tested. - 8. R<sub>ON</sub> matching between channels is calculated by subtracting the channel with the highest max Ron value from the channel with lowest max Ron value. - 9. Flatness is defined as the difference between maximum and minimum value of on-resistance over the specified analog signal range. #### **Electrical Specifications - 1.8V Supply** Test Conditions: V+=+1.65V to +2.0V, GND = 0V, $V_{INH}$ = 1.0V, $V_{INL}$ = 0.4V (Note 4, 6), Unless Otherwise Specified | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(NOTE 5) | TYP | MAX<br>(NOTE 5) | UNITS | |-------------------------------------------------|---------------------------------------------------------------------------------------|--------------|-----------------|-------|-----------------|-------| | ANALOG SWITCH CHARACTERIS | STICS | | | | | | | Analog Signal Range, V <sub>ANALOG</sub> | | Full | 0 | - | V+ | V | | ON Resistance, R <sub>ON</sub> | $V+ = 1.8V$ , $I_{COM} = 100$ mA, $V_{NO}$ or $V_{NC} = 0V$ to $V+$ , See | 25 | - | 0.26 | 0.35 | Ω | | | Figure 4, Note 7 | Full | - | - | 0.4 | Ω | | R <sub>ON</sub> Matching Between Channels, | V+ = 1.8V, $I_{COM}$ = 100mA, $V_{NO}$ or $V_{NC}$ = Voltage at | 25 | - | 0.005 | - | Ω | | $\Delta R_{ON}$ | Max R <sub>ON</sub> , Note 8 | Full | | 0.005 | - | Ω | | R <sub>ON</sub> Flatness, R <sub>FLAT(ON)</sub> | V+ = 1.8V, I <sub>COM</sub> = 100mA, V <sub>NO</sub> or V <sub>NC</sub> = 0V to V+, | 25 | - | 0.074 | - | Ω | | | Note 9 | Full | - | 0.082 | - | Ω | | NO or NC OFF Leakage Current, | - , COM , 140 - 140 - , | 25 | -3 | - | 3 | nA | | INO(OFF) or INC(OFF) | | Full | -60 | - | 60 | nA | | COM ON Leakage Current, | $V_{+} = 2.0V$ , $V_{COM} = 0.3V$ , 1.8V, or $V_{NO}$ or $V_{NC} = 0.3V$ , | 25 | 25 -3 - 3 | 3 | nA | | | ICOM(ON) | 1.8V | Full | -80 | - | 80 | nA | | DYNAMIC CHARACTERISTICS | | | | | | | | Turn-ON Time, t <sub>ON</sub> | $V_{+}$ = 1.65V, $V_{NO}$ or $V_{NC}$ = 1.0V, $R_{L}$ =50 $\Omega$ , $C_{L}$ = 35pF, | 25 | 25 - 3 | 30 | 40 | ns | | | V <sub>IN</sub> = 0 to 1.65V, See Figure 1, Note 7 | Full | - | - | 45 | ns | | Turn-OFF Time, t <sub>OFF</sub> | $V_{+} = 1.65V$ , $V_{NO}$ or $V_{NC} = 1.0V$ , $R_{L} = 50\Omega$ , $C_{L} = 35pF$ , | 25 | - | 25 | 35 | ns | | | V <sub>IN</sub> = 0 to 1.65V, See Figure 1, Note 7 | Full | - | - | 40 | ns | | Charge Injection, Q | $C_L$ = 1.0nF, $V_G$ = 0V, $R_G$ = 0 $\Omega$ , See Figure 2 | 25 | - | -80 | - | pC | FN6091.2 June 23, 2006 ## **Electrical Specifications - 1.8V Supply** Test Conditions: V+=+1.65V to +2.0V, GND = 0V, $V_{INH}$ = 1.0V, $V_{INL}$ = 0.4V (Note 4, 6), Unless Otherwise Specified (**Continued**) | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(NOTE 5) | TYP | MAX<br>(NOTE 5) | UNITS | | | |----------------------------------------------------|------------------------------------------------------------------------------------|--------------|-----------------|-----|-----------------|-------|--|--| | OFF Isolation | $R_L = 50\Omega$ , $C_L = 5pF$ , $f = 100kHz$ , $V_{COM} = 1 V_{RMS}$ , See | 25 | - | 62 | - | dB | | | | Crosstalk (Channel-to-Channel) | Figure 3 and Figure 5 | 25 | - | -94 | - | dB | | | | NO or NC OFF Capacitance, COFF | f = 1MHz, V <sub>NO</sub> or V <sub>NC</sub> = V <sub>COM</sub> = 0V, See Figure 6 | 25 | - | 182 | - | pF | | | | COM OFF Capacitance,<br>CCOM(OFF) | $f = 1MHz$ , $V_{NO}$ or $V_{NC} = V_{COM} = 0V$ , See Figure 6 | 25 | - | 182 | - | pF | | | | COM ON Capacitance, C <sub>COM(ON)</sub> | f = 1MHz, V <sub>NO</sub> or V <sub>NC</sub> = V <sub>COM</sub> = 0V, See Figure 6 | 25 | - | 290 | - | pF | | | | POWER SUPPLY CHARACTERIST | ics | | | | | | | | | Positive Supply Current, I+ | V+ = 1.65V to 3.6V, V <sub>IN</sub> = 0V or V+, all channels on or | 25 | - | 30 | 30 | nA | | | | | off | Full | - | - | 750 | nA | | | | DIGITAL INPUT CHARACTERISTIC | DIGITAL INPUT CHARACTERISTICS | | | | | | | | | Input Voltage Low, V <sub>INL</sub> | | Full | - | - | 0.4 | V | | | | Input Voltage High, V <sub>INH</sub> | | Full | 1.0 | - | - | V | | | | Input Current, I <sub>INH</sub> , I <sub>INL</sub> | V+ = 2.0V, V <sub>IN</sub> = 0V or V+ (Note 7) | Full | -0.5 | - | 0.5 | μА | | | ## Test Circuits and Waveforms Logic input waveform is inverted for switches that have the opposite logic sense. Repeat test for all switches. C<sub>L</sub> includes fixture and stray capacitance. $$V_{OUT} = V_{(NO \text{ or NC})} \frac{R_L}{R_L + R_{(ON)}}$$ FIGURE 1B. TEST CIRCUIT #### FIGURE 1A. MEASUREMENT POINTS **FIGURE 1. SWITCHING TIMES** FIGURE 2A. MEASUREMENT POINTS FIGURE 2. CHARGE INJECTION FIGURE 2B. TEST CIRCUIT Vout $\mathsf{C}_\mathsf{L}$ #### Test Circuits and Waveforms (Continued) FIGURE 3. OFF ISOLATION TEST CIRCUIT FIGURE 5. CROSSTALK TEST CIRCUIT ## **Detailed Description** The ISL43L12X family of devices are bidirectional, single pole/single throw (SPST) analog switches that offer precise switching capability from a single 1.65V to 3.6V supply with low on-resistance (0.16 $\Omega$ ) and high speed operation (toN = 13ns, toFF = 13ns). The device is especially well suited for portable battery powered equipment due to its low operating supply voltage (1.65V), low power consumption (2.7 $\mu$ W max), low leakage currents (80nA max), and the tiny TDFN and MSOP packaging. The ultra low on-resistance and RoN flatness provide very low insertion loss and distortion to application that require signal reproduction. FIGURE 4. RON TEST CIRCUIT FIGURE 6. CAPACITANCE TEST CIRCUIT #### Supply Sequencing and Overvoltage Protection With any CMOS device, proper power supply sequencing is required to protect the device from excessive input currents which might permanently damage the IC. All I/O pins contain ESD protection diodes from the pin to V+ and to GND (see Figure 7). To prevent forward biasing these diodes, V+ must be applied before any input signals, and the input signal voltages must remain between V+ and GND. If these conditions cannot be guaranteed, then one of the following two protection methods should be employed. Logic inputs can easily be protected by adding a $1k\Omega$ resistor in series with the input (see Figure 7). The resistor limits the input current below the threshold that produces permanent damage, and the sub-microamp input current produces an insignificant voltage drop during normal operation. This method is not acceptable for the signal path inputs. Adding a series resistor to the switch input defeats the purpose of using a low $R_{ON}$ switch, so two small signal diodes can be added in series with the supply pins to provide overvoltage protection for all pins (see Figure 7). These additional diodes limit the analog signal from 1V below V+ to 1V above GND. The low leakage current performance is unaffected by this approach, but the switch signal range is reduced and the resistance may increase, especially at low supply voltages. FIGURE 7. OVERVOLTAGE PROTECTION #### **Power-Supply Considerations** The ISL43L12x construction is typical of most single supply CMOS analog switches, in that they have two supply pins: V+ and GND. V+ and GND drive the internal CMOS switches and set their analog voltage limits. Unlike switches with a 4V maximum supply voltage, the ISL43L12X 4.7V maximum supply voltage provides plenty of room for the 10% tolerance of 3.6V supplies, as well as room for overshoot and noise spikes. The minimum recommended supply voltage is 1.65V but the part will operate with a supply below 1.5V. It is important to note that the input signal range, switching times, and on-resistance degrade at lower supply voltages. Refer to the electrical specification tables and *Typical Performance* curves for details. V+ and GND also power the internal logic and level shifters. The level shifters convert the input logic levels to switched V+ and GND signals to drive the analog switch gate terminals. This family of switches cannot be operated with bipolar supplies, because the input switching point becomes negative in this configuration. #### Logic-Level Thresholds This switch family is 1.8V CMOS compatible (0.5V and 1.4V) over a supply range of 2V to 3.6V (see Figure 14). At 3.6V the $V_{IH}$ level is about 1.27V. This is still below the 1.8V CMOS guaranteed high output minimum level of 1.4V, but noise margin is reduced. The digital input stages draw supply current whenever the digital input voltage is not at one of the supply rails. Driving the digital input signals from GND to V+ with a fast transition time minimizes power dissipation. #### High-Frequency Performance In $50\Omega$ systems, signal response is reasonably flat even past 20MHz with a -3dB bandwidth of 175MHz (see Figure 15). The frequency response is very consistent over a wide V+ range, and for varying analog signal levels. An OFF switch acts like a capacitor and passes higher frequencies with less attenuation, resulting in signal feedthrough from a switch's input to its output. Off Isolation is the resistance to this feedthrough, while Crosstalk indicates the amount of feedthrough from one switch to another. Figure 16 details the high Off Isolation and Crosstalk rejection provided by this family. At 100kHz, Off Isolation is about 62dB in $50\Omega$ systems, decreasing approximately 20dB per decade as frequency increases. Higher load impedances decrease Off Isolation and Crosstalk rejection due to the voltage divider action of the switch OFF impedance and the load impedance. #### Leakage Considerations Reverse ESD protection diodes are internally connected between each analog-signal pin and both V+ and GND. One of these diodes conducts if any analog signal exceeds V+ or GND. Virtually all the analog leakage current comes from the ESD diodes to V+ or GND. Although the ESD diodes on a given signal pin are identical and therefore fairly well balanced, they are reverse biased differently. Each is biased by either V+ or GND and the analog signal. This means their leakages will vary as the signal varies. The difference in the two diode leakages to the V+ and GND pins constitutes the analog-signal-path leakage current. All analog leakage current flows between each pin and one of the supply terminals, not to the other switch terminal. This is why both sides of a given switch can show leakage currents of the same or opposite polarity. There is no connection between the analog signal paths and V+ or GND. # Typical Performance Curves T<sub>A</sub> = 25°C, Unless Otherwise Specified FIGURE 8. ON RESISTANCE VS SUPPLY VOLTAGE VS SWITCH VOLTAGE FIGURE 10. ON RESISTANCE vs SWITCH VOLTAGE FIGURE 12. TURN - ON TIME vs SUPPLY VOLTAGE FIGURE 9. ON RESISTANCE vs SWITCH VOLTAGE FIGURE 11. CHARGE INJECTION vs SWITCH VOLTAGE FIGURE 13. TURN - OFF TIME vs SUPPLY VOLTAGE intersil\* FN6091.2 June 23, 2006 # Typical Performance Curves T<sub>A</sub> = 25°C, Unless Otherwise Specified (Continued) FREQUENCY (Hz) FIGURE 16. CROSSTALK AND OFF ISOLATION 100k 10k 1k 10M 100M 500M FIGURE 15. FREQUENCY RESPONSE ## Die Characteristics SUBSTRATE POTENTIAL (POWERED UP): **GND** TRANSISTOR COUNT: 114 PROCESS: Submicron CMOS # Thin Dual Flat No-Lead Plastic Package (TDFN) FOR EVEN TERMINAL/SIDE L8.3x3A 8 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE | | I | | | | |--------|------|----------|-------------|---------| | SYMBOL | MIN | NOMINAL | NOMINAL MAX | | | Α | 0.70 | 0.75 | 0.80 | - | | A1 | - | 0.02 | 0.05 | - | | A3 | | 0.20 REF | | - | | b | 0.25 | 0.30 | 0.35 | 5, 8 | | D | | 3.00 BSC | | - | | D2 | 2.20 | 2.30 | 2.40 | 7, 8, 9 | | E | | 3.00 BSC | | - | | E2 | 1.40 | 1.50 | 1.60 | 7, 8, 9 | | е | | 0.65 BSC | | - | | k | 0.25 | - | - | - | | L | 0.20 | 0.30 | 0.40 | 8 | | N | | 8 | | | | Nd | | 4 | 3 | | Rev. 3 11/04 #### NOTES: - 1. Dimensioning and tolerancing conform to ASME Y14.5-1994. - 2. N is the number of terminals. - 3. Nd refers to the number of terminals on D. - 4. All dimensions are in millimeters. Angles are in degrees. - 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. - 7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance. - Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389. - Compliant to JEDEC MO-WEEC-2 except for the "L" min dimension. **TERMINAL TIP** ## Mini Small Outline Plastic Packages (MSOP) # M8.118 (JEDEC MO-187AA) 8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE | | INCHES | | MILLIMETERS | | | |--------|----------------|-----------------|----------------|-----------------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.037 | 0.043 | 0.94 | 1.10 | - | | A1 | 0.002 | 0.006 | 0.05 | 0.15 | - | | A2 | 0.030 | 0.037 | 0.75 | 0.95 | - | | b | 0.010 | 0.014 | 0.25 | 0.36 | 9 | | С | 0.004 | 0.008 | 0.09 | 0.20 | - | | D | 0.116 | 0.120 | 2.95 | 3.05 | 3 | | E1 | 0.116 | 0.120 | 2.95 | 3.05 | 4 | | е | 0.026 BSC | | 0.65 BSC | | - | | Е | 0.187 | 0.199 | 4.75 | 5.05 | - | | L | 0.016 | 0.028 | 0.40 | 0.70 | 6 | | L1 | 0.037 REF | | 0.95 REF | | - | | N | 8 | | 8 | | 7 | | R | 0.003 | - | 0.07 | - | - | | R1 | 0.003 | - | 0.07 | - | - | | 0 | 5 <sup>0</sup> | 15 <sup>0</sup> | 5 <sup>0</sup> | 15 <sup>0</sup> | - | | α | 0° | 6 <sup>0</sup> | 0° | 6 <sup>0</sup> | - | Rev. 2 01/03 #### NOTES: - These package dimensions are within allowable dimensions of JEDEC MO-187BA. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1994. - Dimension "D" does not include mold flash, protrusions or gate burrs and are measured at Datum Plane. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - Dimension "E1" does not include interlead flash or protrusions and are measured at Datum Plane. —H—Interlead flash and protrusions shall not exceed 0.15mm (0.006 inch) per side. - 5. Formed leads shall be planar with respect to one another within 0.10mm (0.004) at seating Plane. - 6. "L" is the length of terminal for soldering to a substrate. - 7. "N" is the number of terminal positions. - 8. Terminal numbers are shown for reference only. - Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm (0.0027 inch). - 10. Datums -A and -B to be determined at Datum plane -H I. - Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only. All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9001 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com FN6091.2 June 23, 2006