

# IRS21844MPBF HALF-BRIDGE DRIVER

#### **Features**

- Floating channel designed for bootstrap operation
- Fully operational to + 600 V
- Tolerant to negative transient voltage, dV/dt immune
- Gate drive supply range from 10 V to 20 V
- Undervoltage lockout for both channels
- 3.3 V and 5 V input logic compatible
- Matched propagation delay for both channels
- Logic and power ground +/- 5 V offset
- Lower di/dt gate driver for better noise immunity
- Output source/sink current capability 1.4 A/1.8 A
- Lead free, RoHS compliant

#### **Product Summary**

| Topology                                     | Half-Bridge                        |  |  |
|----------------------------------------------|------------------------------------|--|--|
| V <sub>OFFSET</sub>                          | 600 V                              |  |  |
| V <sub>OUT</sub>                             | 10 V – 20 V                        |  |  |
| I <sub>o+</sub> & I <sub>o-</sub> (typical)  | 1.9 A & 2.3 A                      |  |  |
| t <sub>on</sub> & t <sub>off</sub> (typical) | 680 ns & 270 ns                    |  |  |
| Doodtings (tomical)                          | 400 ns (R <sub>DT</sub> = 0 Ω)     |  |  |
| Deadtime (typical)                           | 5 μs ( $R_{DT}$ = 200 k $\Omega$ ) |  |  |

#### **Package Options**



# **Typical Connection**



<sup>\*</sup> Qualification standards can be found at www.irf.com

#### **Description**

The IRS21844MPBF is a high voltage, high speed power MOSFET and IGBT drivers with dependent high and low-side referenced output channels. Proprietary HVIC and latch immune CMOS technologies enable ruggedized monolithic construction. The logic input is compatible with standard CMOS or LSTTL output, down to 3.3 V logic. The output drivers feature a high pulse current buffer stage designed for minimum driver cross-conduction. The floating channel can be used to drive an N-channel power MOSFET or IGBT in the high-side configuration which operates up to 600 V.

## Feature Comparison: IRS2181(4)/IRS2183(4)/IRS2184(4)

| Part  | Input<br>Logic | Cross-<br>Conduction<br>Prevention<br>logic | Dead-Time               | Ground<br>Pins       | Ton/Toff   |
|-------|----------------|---------------------------------------------|-------------------------|----------------------|------------|
| 2181  |                |                                             |                         | COM                  | 180/220 ns |
| 21814 | HIN/LIN        | no                                          | none                    | V <sub>SS</sub> /COM | 100/220115 |
| 2183  |                |                                             | Internal 500ns          | COM                  | 180/220 ns |
| 21834 | HIN/LIN        | yes                                         | Programmable 0.4 – 5 us | V <sub>SS</sub> /COM | 100/220115 |
| 2184  |                |                                             | Internal 500ns          | COM                  | 690/270 pg |
| 21844 | IN/SD          | yes                                         | Programmable 0.4 – 5 us | V <sub>SS</sub> /COM | 680/270 ns |

#### Qualification Information<sup>†</sup>

| tuannication information   | ! •                  |                                          |                                |  |  |
|----------------------------|----------------------|------------------------------------------|--------------------------------|--|--|
|                            |                      | Industrial <sup>††</sup>                 |                                |  |  |
|                            |                      | (per Ji                                  | EDEC JESD 47)                  |  |  |
| Qualification Level        |                      |                                          | as passed JEDEC's Industrial   |  |  |
|                            |                      | qualification. IR's C                    | onsumer qualification level is |  |  |
|                            |                      | granted by extension or                  | f the higher Industrial level. |  |  |
| Maiatura Sanaitivity I     | ovol                 | MI DO4×4 141                             | MSL2 <sup>†††</sup>            |  |  |
| Moisture Sensitivity Level |                      | MLPQ4x4 14L                              | (per IPC/JEDEC J-STD-020)      |  |  |
| Machine Model              |                      | Class A (+/-100V)                        |                                |  |  |
|                            | Machine Model        | (per JEDEC standard JESD22-A115)         |                                |  |  |
| ESD                        | Human Dady Madal     | Class 1C (+/-1500V)                      |                                |  |  |
| E3D                        | Human Body Model     | (per EIA/JEDEC standard EIA/JESD22-A114) |                                |  |  |
|                            | Charged Davies Model | Class III (+/-1000V)                     |                                |  |  |
| Charged Device Model       |                      | (per JEDEC standard JESD22-C101)         |                                |  |  |
| IC Latch-Up Test           |                      | Class II, Level A                        |                                |  |  |
| ic Lateri-op rest          |                      | (per JESD78A)                            |                                |  |  |
| RoHS Compliant             |                      |                                          | Yes                            |  |  |

- † Qualification standards can be found at International Rectifier's web site http://www.irf.com/
- †† Higher qualification ratings may be available should the user have such requirements. Please contact your International Rectifier sales representative for further information.
- ††† Higher MSL ratings may be available for the specific package types listed here. Please contact your International Rectifier sales representative for further information.



## **Absolute Maximum Ratings**

Absolute Maximum Ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to COM. The thermal resistance and power dissipation ratings are measured under board mounted and still air conditions.

| Symbol              | Definition                                | Min                  | Max                  | Units |
|---------------------|-------------------------------------------|----------------------|----------------------|-------|
| $V_B$               | High-side floating absolute voltage       | -0.3                 | 620                  |       |
| Vs                  | High-side floating supply offset voltage  | V <sub>B</sub> - 25  | V <sub>B</sub> + 0.3 |       |
| $V_{HO}$            | High-side floating output voltage         | V <sub>S</sub> - 0.3 | $V_{B} + 0.3$        |       |
| V <sub>CC</sub>     | Low-side and logic fixed supply voltage   | -0.3                 | 20 <sup>†</sup>      | V     |
| $V_{LO}$            | Low-side output voltage                   | -0.3                 | $V_{CC} + 0.3$       | V     |
| DT                  | Programmable deadtime pin voltage         | V <sub>SS</sub> -0.3 | $V_{CC} + 0.3$       |       |
| $V_{IN}$            | Logic input voltage (IN & SD)             | V <sub>SS</sub> -0.3 | $V_{CC} + 0.3$       |       |
| $V_{SS}$            | Logic ground                              | V <sub>CC</sub> - 20 | $V_{CC} + 0.3$       |       |
| dV <sub>S</sub> /dt | Allowable offset supply voltage transient | _                    | 50                   | V/ns  |
| $P_D$               | Package power dissipation @ TA ≤ 25°C     | _                    | 2.08                 | W     |
| Rth <sub>JA</sub>   | Thermal resistance, junction to ambient — |                      | 36                   | °C/W  |
| TJ                  | Junction temperature                      |                      | 150                  |       |
| Ts                  | Storage temperature                       | -50                  | 150                  | °C    |
| T <sub>L</sub>      | Lead temperature (soldering, 10 seconds)  |                      | 300                  |       |

<sup>†</sup> All supplies are fully tested at 25 V and an internal 20 V clamp exists for each supply.

# **Recommended Operating Conditions**

The input/output logic timing diagram is shown in Figure 1. For proper operation the device should be used within the recommended conditions. The  $V_{\rm S}$  and  $V_{\rm SS}$  offset rating are tested with all supplies biased at a 15 V differential.

| Symbol         | Definition                                 | Min                 | Max                 | Units |
|----------------|--------------------------------------------|---------------------|---------------------|-------|
| $V_{B}$        | High-side floating supply absolute voltage | V <sub>S</sub> + 10 | V <sub>S</sub> + 20 |       |
| Vs             | High-side floating supply offset voltage   | (††)                | 600                 |       |
| $V_{HO}$       | High-side floating output voltage          | Vs                  | $V_B$               |       |
| $V_{CC}$       | Low-side and logic fixed supply voltage    | 10                  | 20                  | V     |
| $V_{LO}$       | Low-side output voltage                    | 0                   | $V_{CC}$            | V     |
| $V_{IN}$       | Logic input voltage (IN & SD) (†††)        | $V_{SS}$            | $V_{CC}$            |       |
| DT             | Programmable deadtime pin voltage          | $V_{SS}$            | $V_{CC}$            |       |
| $V_{SS}$       | Logic ground                               | -5                  | 5                   |       |
| T <sub>A</sub> | Ambient temperature                        | -40                 | 125                 | °C    |

<sup>††</sup> Logic operational for  $V_S$  of -5 V to +600 V. Logic state held for  $V_S$  of -5 V to  $-V_{BS}$ . (Please refer to Design Tip DT97-3 for more details).

<sup>†††</sup> HIN and LIN are internally clamped with a 5.2 V zener diode.



# **Dynamic Electrical Characteristics**

 $V_{BIAS}$  ( $V_{CC}$ ,  $V_{BS}$ ) = 15 V,  $V_{SS}$  = COM,  $C_L$  = 1000 pF,  $T_A$  = 25°C, DT =  $V_{SS}$  unless otherwise specified.

| Symbol            | Definition                                                   | Min | Тур | Max | Units | <b>Test Conditions</b>                  |
|-------------------|--------------------------------------------------------------|-----|-----|-----|-------|-----------------------------------------|
| t <sub>on</sub>   | Turn-on propagation delay                                    | _   | 680 | 900 |       | $V_S = 0 V$                             |
| t <sub>off</sub>  | Turn-off propagation delay                                   | _   | 270 | 400 |       | $V_{S} = 0 \text{ V or } 600 \text{ V}$ |
| t <sub>sd</sub>   | Shut-down propagation delay                                  | _   | 180 | 270 |       |                                         |
| MT <sub>on</sub>  | Delay matching, HS & LS turn-on                              |     | 0   | 90  | no    |                                         |
| MT <sub>off</sub> | Delay matching , HS & LS turn-off                            |     | 0   | 40  | ns    |                                         |
| t <sub>r</sub>    | Turn-on rise time                                            |     | 40  | 60  |       | V <sub>S</sub> = 0 V                    |
| t <sub>f</sub>    | Turn-off fall time                                           | _   | 20  | 35  |       | v <sub>s</sub> – u v                    |
| DT                | Deadtime: LO turn-off to HO turn-on (DT <sub>LO-HO</sub> ) & | 280 | 400 | 520 |       | $R_{DT} = 0 \Omega$                     |
| וט                | HO turn-off to LO turn-on ( $DT_{HO-LO}$ )                   | 4   | 5   | 6   | μs    | $R_{DT}$ = 200 k $\Omega$               |
| MDT               | Doodting matching DT DT                                      | _   | 0   | 50  | nc    | $R_{DT} = 0 \Omega$                     |
| MDT               | Deadtime matching DT <sub>LO-HO</sub> - DT <sub>HO-LO</sub>  |     | 0   | 600 | ns    | $R_{DT}$ = 200 k $\Omega$               |

#### **Static Electrical Characteristics**

 $V_{BIAS}$  ( $V_{CC}$ ,  $V_{BS}$ ) = 15 V,  $V_{SS}$  = COM, DT =  $V_{SS}$  and  $T_A$  = 25°C unless otherwise specified. The  $V_{IL}$ ,  $V_{IH}$  and  $I_{IN}$  parameters are referenced to  $V_{SS}$ /COM and are applicable to the respective input leads: IN and  $\overline{SD}$ . The  $V_{O}$ ,  $I_{O}$  and  $R_{OD}$  parameters are referenced to COM and are applicable to the respective output leads: HO and LO.

| Symbol                                | Definition                                                                       | Min                                  | Тур | Max                            | Units                           | Test Conditions                      |
|---------------------------------------|----------------------------------------------------------------------------------|--------------------------------------|-----|--------------------------------|---------------------------------|--------------------------------------|
| $V_{IH}$                              | Logic "1" input voltage for HO & logic "0" for LO                                | 2.5                                  | _   | 1                              |                                 |                                      |
| $V_{IL}$                              | Logic "0" input voltage for HO & logic "1" for LO                                |                                      | _   | 8.0                            |                                 | V <sub>CC</sub> = 10 V to 20 V       |
| $V_{SD,TH+}$                          | SD input positive going threshold 2.5 — —                                        |                                      | V   | V <sub>CC</sub> = 10 V to 20 V |                                 |                                      |
| $V_{\text{SD,TH-}}$                   | SD input negative going threshold                                                | _                                    | _   | 8.0                            | V                               |                                      |
| $V_{OH}$                              | High level output voltage, V <sub>BIAS</sub> - V <sub>O</sub>                    |                                      | _   | 1.4                            |                                 | I <sub>O</sub> = 0 A                 |
| $V_{OL}$                              | Low level output voltage, V <sub>O</sub>                                         |                                      | _   | 0.2                            |                                 | $I_O = 20 \text{ mA}$                |
| $I_{LK}$                              | Offset supply leakage current                                                    |                                      | _   | 50                             |                                 | $V_{B} = V_{S} = 600 \text{ V}$      |
| $I_{QBS}$                             | Quiescent V <sub>BS</sub> supply current                                         | 20                                   | 60  | 150                            | μΑ                              | V <sub>IN</sub> = 0 V or 5 V         |
| I <sub>QCC</sub>                      | Quiescent V <sub>CC</sub> supply current                                         | 0.4                                  | 1.0 | 1.6                            | mΑ                              | V <sub>IN</sub> = 0 V OI 5 V         |
| I <sub>IN+</sub>                      | Logic "1" input bias current                                                     | Logic "1" input bias current — 25 60 |     | μA                             | $IN = 5 V, \overline{SD} = 0 V$ |                                      |
| I <sub>IN-</sub>                      | Logic "0" input bias current                                                     | _                                    | _   | 5.0                            | μ                               | IN = 0 V, <del>SD</del> = 5 V        |
| $V_{\text{CCUV+}} \ V_{\text{BSUV+}}$ | $V_{\text{CC}}$ and $V_{\text{BS}}$ supply undervoltage positive going threshold | 8.0                                  | 8.9 | 9.8                            |                                 |                                      |
| $V_{CCUV-} \ V_{BSUV-}$               | $V_{\text{CC}}$ and $V_{\text{BS}}$ supply undervoltage negative going threshold | 7.4                                  | 8.2 | 9.0                            | V                               |                                      |
| $V_{\text{CCUVH}} \ V_{\text{BSUVH}}$ | Hysteresis                                                                       | 0.3                                  | 0.7 |                                |                                 |                                      |
| I <sub>O+</sub>                       | Output high short circuit pulsed current                                         | 1.4                                  | 1.9 | _                              | A                               | $V_O = 0 V$ ,<br>PW $\leq 10 \mu s$  |
| I <sub>O-</sub>                       | Output low short circuit pulsed current                                          | 1.8                                  | 2.3 | _                              | ^                               | V <sub>O</sub> = 15 V,<br>PW ≤ 10 μs |



# Functional Block Diagram: IRS21844



Input/Output Pin Equivalent Circuit Diagrams: IRS21844





## **Lead Definitions**

| PIN | Symbol   | Description                                                 |
|-----|----------|-------------------------------------------------------------|
|     |          |                                                             |
| 1   | SD       | Logic input for shutdown (referenced to V <sub>SS</sub> )   |
| 2   | $V_{SS}$ | Logic ground                                                |
| 3   | DT       | Programmable deadtime lead, referenced to V <sub>SS</sub>   |
| 4   | COM      | Low-side return                                             |
| 5   | LO       | Low-side gate drive output                                  |
| 6   | NC       | No Connection                                               |
| 7   | $V_{CC}$ | Low-side and logic fixed supply                             |
| 8   | NC       | No Connection                                               |
| 9   | NC       | No Connection                                               |
| 10  | NC       | No Connection (removed lead)                                |
| 11  | Vs       | High-side floating supply return                            |
| 12  | НО       | High-side gate drive output                                 |
| 13  | $V_{B}$  | High-side floating supply                                   |
| 14  | NC       | No Connection                                               |
| 15  | NC       | No Connection (removed lead)                                |
| 16  | IN       | Logic input for high-side gate driver output (HO), in phase |

# Lead Assignments: IRS21844





# **Application Information and Additional Details**





Figure 1: Input/Output Timing Diagram

Figure 2: Switching Time Waveform Definitions



**Figure 3: Shutdown Waveform Definitions** 



**Figure 4: Deadtime Waveform Definitions** 



Figure 5: Delay Matching Waveform Definitions



Figure 6A. Turn-On Propagation Delay vs. Temperature



Figure 6B. Turn-On Propagation Delay vs. Supply Voltage



Figure 7A. Turn-Off Propagation Delay vs. Temperature



Figure 7B. Turn-Off Propagation Delay vs. Supply Voltage



Figure 8A. SD Propagation Delay vs. Temperature



Figure 8B. SD Propagation Delay vs. Supply Voltage



Figure 9A. Turn-On Rise Time vs.
Temperature



Figure 9B. Turn-On Rise Time vs. Supply Voltage



Figure 10A. Turn-Off Fall Time vs.
Temperature



Figure 10B. Turn-Off Fall Time vs. Supply Voltage



Figure 11A. Deadtime vs. Temperature



Figure 11B. Deadtime vs. Supply Voltage



Figure 11C. Deadtime vs. R<sub>DT</sub>



Figure 12A. Logic "1" Input Voltage vs. Temperature



Figure 12B. Logic "1" Input Voltage vs. Supply Voltage



Figure 13A. Logic "0" Input Voltage vs. Temperature



Figure 13B. Logic "0" Input Voltage vs. Supply Voltage



Figure 14A. SD input positive going threshold (+) vs. Temperature



Figure 14B. SD input positive going threshold (+) vs. Supply Voltage



Figure 15A. SD Input Negative Going Threshold vs. Temperature



Figure 15B. SD Input Negative Going Threshold vs. Supply Voltage



Figure 16A. High Level Output Voltage vs. Temperature (I<sub>O</sub> = 0 mA)



Figure 16B. High Level Output Voltage vs. Supply Voltage (Io = 0 mA)



Figure 17A. Low Level Output vs. Temperature



Figure 17B. Low Level Output vs. Supply Voltage



Figure 18A. Offset Supply Leakage Current vs. Temperature



Figure 18B. Offset Supply Leakage Current vs. V<sub>B</sub> Boost Voltage



Figure 19A. V<sub>BS</sub> Supply Current vs. Temperature



Figure 19B.  $V_{\rm BS}$  Supply Current vs.  $V_{\rm BS}$  Floating Supply Voltage



Figure 20A.  $V_{\rm CC}$  Supply Current vs. Temperature



Figure 20B.  $V_{\rm CC}$  Supply Current vs.  $V_{\rm CC}$  Supply Voltage



Figure 21A. Logic "1" Input Bias Current vs. Temperature



Figure 21B. Logic "1" Input Bias Current vs. Supply Voltage



Figure 22A. Logic "0" Input Bias Curremt vs. Temperature



Figure 22B. Logic "0" Input Bias Curremt vs. Voltage



Figure 23.  $V_{cc}$  and  $V_{BS}$  Undervoltage Threshold (+) vs. Temperature



Figure 24.  $\rm V_{\rm CC}$  and  $\rm V_{\rm BS}$  Undervoltage Threshold (-) vs. Temperature



Figure 25A. Output Source Current vs. Temperature



Figure 25B. Output Source Current vs. Supply Voltage



Figure 26A. Output Sink Current vs. Temperature



Figure 26B. Output Sink Current vs. Supply Voltage



Figure 27. IRS2181 vs. Frequency (IRFBC20),  $\rm R_{gate} = 33~\Omega,~V_{CC} = 15~V$ 



Figure 28. IRS2181 vs. Frequency (IRFBC30),  $\rm R_{\rm gate}$  =22  $\Omega,\,\rm V_{\rm CC}$  =15 V



Figure 29. IRS2181 vs. Frequency (IRFBC40),  $\rm R_{\rm gate}$  =15  $\Omega,\,\rm V_{\rm CC}$  =15 V



Figure 30. IRS2181 vs. Frequency (IRFPE50),  $\rm R_{gate}$  =10  $\Omega,\,\rm V_{CC}$  =15 V



Figure 31. IRS21814 vs. Frequency (IRFBC20),  $R_{\rm oate}$ =33  $\Omega$ ,  $V_{\rm CC}$ =15 V



Figure 32. IRS21814 vs. Frequency (IRFBC30),  $\rm R_{\rm oate}$  =22  $\Omega$  ,  $\rm V_{cc}$  =15 V



Figure 33. IRS21814 vs. Frequency (IRFBC40),  $\rm R_{\rm tate}$  =15  $\Omega$  ,  $\rm V_{\rm cc}$  =15 V



Figure 34. IRS21814 vs. Frequency (IRFPE50),  $\rm R_{oate}$  =10  $\Omega,\,\rm V_{CC}$  =15 V



Figure 35. IRS2181s vs. Frequency (IRFBC20),  $\rm R_{\rm gate} = 33~\Omega,~V_{\rm CC} = 15~V$ 



Figure 36. IRS2181s vs. Frequency (IRFBC30),  $\rm R_{\rm gate}$  =22  $\Omega$  ,  $\rm V_{\rm CC}$  =15 V



Figure 37. IRS2181s vs. Frequency (IRFBC40),  $\rm R_{\rm gate}$  =15  $\Omega$  ,  $\rm V_{\rm CC}$  =15 V



Figure 38. IRS2181s vs. Frequency (IRFPE50),  $\rm R_{\rm gate}$  =10  $\Omega,\,\rm V_{\rm CC}$  =15 V



Figure 39. IRS21814s vs. Frequency (IRFBC20),  $\rm R_{\rm gate}$  =33  $\Omega, \rm V_{\rm CC}$  =15 V



Figure 40. IRS21814s vs. Frequency (IRFBC30),  $\rm R_{uate}$  =22  $\Omega, \rm \, V_{CC}$  =15 V



Figure 41. IRS21814s vs. Frequency (IRFBC40),  $\rm R_{\rm oate}$  =15  $\Omega, \rm V_{\rm cc}$  =15 V



Figure 42. IRS21814s vs. Frequency (IRFPE50),  $\rm R_{\rm gate}$  =10  $\Omega, \, \rm V_{\rm CC}$  =15 V



# Package Details: MLPQ 4x4 -16L



| S<br>Y<br>M      | VGGD-10     |           |        |           |           |       |
|------------------|-------------|-----------|--------|-----------|-----------|-------|
| M<br>B<br>O<br>L | MILLIMETERS |           | INCHES |           |           |       |
| Ľ                | MIN         | NOM       | MAX    | MIN NOM M |           |       |
| Α                | 0.80        | 0.90      | 1.00   | .032      | .035      | .039  |
| A1               | 0.00        | 0.02      | 0.05   | .000      | .0008     | .0019 |
| АЗ               |             | 0.20 RE   | F      |           | .008 REF  |       |
| b                | 0.18        | 0.25      | 0.30   | .007      | .010      | .012  |
| D2               | 1.78        | 1.88      | 1.98   | .070      | .074      | .078  |
| D3               | 0.73 REF    |           |        |           | .029 REF  |       |
| D4               | 1.40 REF    |           |        | .055 REF  |           |       |
| D                |             | 4.00 BS   | 0      | .157 BSC  |           |       |
| Е                |             | 4.00 BS   | 0      | .157 BSC  |           |       |
| E4               |             | 0.73 RE   | F      | .029 REF  |           |       |
| E3               |             | 1.40 RE   | F      | .055 REF  |           |       |
| E2               | 1.78        | 1.88      | 1.98   | .070      | .074      | .078  |
| L                | 0.30        | 0.40      | 0.50   | .012      | .016      | .020  |
| е                | (           | 0.50 PITC | Н      | .(        | 020 PITCI | +     |
| N                |             | 16        |        |           | 16        |       |
| ND               | 4           |           |        |           | 4         |       |
| NE               | 4           |           |        | 4         |           |       |
| aaa              | 0.15        |           |        | .0059     |           |       |
| bbb              | 0.10        |           |        | .0039     |           |       |
| CCC              |             | 0.10      |        | .0039     |           |       |
| ddd              |             | 0.05      |        |           | .0019     |       |

# IRS21844MPBF



# Tape and Reel Details: MLPQ 4x4



CARRIER TAPE DIMENSION FOR MLPQ4X4V

|      | Me    | tric  | Imp       | erial |
|------|-------|-------|-----------|-------|
| Code | Min   | Max   | Min       | Max   |
| A    | 7.90  | 8.10  | 0.311     | 0.358 |
| В    | 3.90  | 4.10  | 0.154     | 0.161 |
| С    | 11.70 | 12.30 | 0.461     | 0.484 |
| D    | 5.45  | 5.55  | 0.215     | 0.219 |
| E    | 4.25  | 4.45  | 0.168     | 0.176 |
| F    | 4.25  | 4.45  | 0.168     | 0.176 |
| G    | 1.50  | n/a   | 0.059     | n/a   |
| Н    | 1.50  | 1.60  | 0.059 0.0 |       |



REEL DIMENSIONS FOR MLPQ4X4V

|                  | Metric |        | Imp    | perial |  |
|------------------|--------|--------|--------|--------|--|
| Code             | Min    | Max    | Min    | Max    |  |
| A                | 329.60 | 330.25 | 12.976 | 13.001 |  |
| A<br>B<br>C<br>D | 20.95  | 21.45  | 0.824  | 0.844  |  |
| С                | 12.80  | 13.20  | 0.503  | 0.519  |  |
| D                | 1.95   | 2.45   | 0.767  | 0.096  |  |
| E                | 98.00  | 102.00 | 3.858  | 4.015  |  |
| F                | n/a    | 18.40  | n/a    | 0.724  |  |
| G<br>H           | 14.50  | 17.10  | 0.570  | 0.673  |  |
| Н                | 12.40  | 14.40  | 0.488  | 0.566  |  |



## **Part Marking Information**



**Ordering Information** 

| Dogo Dout Namehou | Doolsons Time | Standard      | Pack     | Complete Part Number |  |
|-------------------|---------------|---------------|----------|----------------------|--|
| Base Part Number  | Package Type  | Form          | Quantity | Complete Part Number |  |
|                   | MLPQ 4x4-16L  | Tube/Bulk     | 92       | IRS21844MPBF         |  |
| IRS21844          |               | Tape and Reel | 3,000    | IRS21844MTRPBF       |  |

The information provided in this document is believed to be accurate and reliable. However, International Rectifier assumes no responsibility for the consequences of the use of this information. International Rectifier assumes no responsibility for any infringement of patents or of other rights of third parties which may result from the use of this information. No license is granted by implication or otherwise under any patent or patent rights of International Rectifier. The specifications mentioned in this document are subject to change without notice. This document supersedes and replaces all information previously supplied.

For technical support, please contact IR's Technical Assistance Center <a href="http://www.irf.com/technical-info/">http://www.irf.com/technical-info/</a>

#### **WORLD HEADQUARTERS:**

233 Kansas St., El Segundo, California 90245 Tel: (310) 252-7105



**Revision History** 

| Date       | Comment                                                               |
|------------|-----------------------------------------------------------------------|
| 09/24/09   | Converted from existing data sheet; changing only package information |
| 03/24/2010 | Included Qual Info Page                                               |
| 11/19/2010 | Updated POD                                                           |
|            |                                                                       |
|            |                                                                       |
|            |                                                                       |
|            |                                                                       |
|            |                                                                       |
|            |                                                                       |
|            |                                                                       |
|            |                                                                       |
|            |                                                                       |
|            |                                                                       |