

# VR 12 Compatible Single Phase MOSFET Driver with Diode Emulation

## **IDTP67001**

## **Description**

The IDTP67001 is a high frequency single-phase MOSFET driver that delivers 12V gate drive to both high and low side power N-Channel MOSFETs in synchronous rectifier buck regulator power supply applications. The IDTP67001 is compatible with IDT VR12 controller (IDTP63041 and IDTP63031) and external MOSFETs to form complete core voltage regulator for advanced microprocessors. The IDTP67001 detects the DE# active low signal sent by PWM controller and activates diode emulation for high efficiency light load operation. In normal conditions IDTP67001 operates in Continuous Conduction mode (CCM) PWM mode.

The output drivers of IDTP67001 can efficiently switch power MOSFETs up to a frequency of 1 MHz, maximizing power supply efficiency and minimizing size. The outputs of the IDTP67001 provide less than 30ns typical rise and fall times with 3nF loading.

The IDTP67001 incorporates shoot-through circuitry to prevent both upper and lower MOSFETs from conducting simultaneously. The IDTP67001 can detect fault conditions during initial start-up before the multi-phase PWM controller takes control of the system to prevent catastrophic high voltages at the buck regulator output.

The internal boostrap diode reduces the total solution cost and the external component count. The IDTP67001 implements a diode emulation mode with the low side MOSFET to prevent reverse inductor current. IDTP67001 is available in thermally enhanced SO-8 package with metal paddle.

#### **Features**

- Drives high and low side N-Channel power MOSFETs.
- 50V Internal Bootstrap Schottky diode.
- 6-Ω series resistance with Schottky diode to protect driver from voltage spikes due to board parasitics.
- Shoot-Through protection
- High switching frequency up to 1 MHz
- 1A Source and 2A Sink capability
- Fast rise/Fall times for reduced switching losses
- Propagation Delay time < 30ns</li>
- Fault detection and load protection circuitry
- Tri-State PWM input allows both gate outputs to drive low and disconnect inductor from the load during shutdown.
- Synchronous FET diode emulation mode with control pin provides improved light load efficiency.
- Packaged in thermally enhanced 8-pin SOIC with metal pad for low thermal impedance.
- Pb-free and RoHS compliant.

# **Applications**

- Desktop/Enterprise Computing
- VR12 CPU/GPU Multiphase Regulators
- Battery Powered equipment
- Voltage Regulator Modules

# **Pin Configuration**



### IDTP67001 VR 12 COMPATIBLE SINGLE PHASE MOSFET DRIVER

## Absolute Maximum Ratings (All voltages referred to GND, unless specified)

**PVCC** 15V Continuous Power Dissipation (T<sub>A</sub>=25 °C)--

VDD 7V

**PHASE** 8 pin SOIC (JEDEC-51 STD conditions)-----5 to 15V (DC) 1.61W

< 30V (<200 ns)

**BOOT to PHASE** 15V Operating Junction Temperature 125°C

-0.3V to (PVCC+15)V (DC) **BOOT** 

-0.3V to 50V (<200ns) Ambient operating temperature 0°C to 70°C

**PHASE** -4V to 15V

> -0.3V to 38V (<200ns) 260°C Soldering Temperature (10 Sec)

PWM, DE Voltage GND-0.3 to 7V

UGATE Voltage. ----- -40 °C to +150 °C (VPHASE-0.3)V to Storage Temperature

(VBOOT+0.3)V

LGATE Voltage -0.3V to (PVCC+0.3)V

ESD, HBM 2kV ESD MM 200V

#### **Electrical Characteristics**

4.5V ≤ VDD ≤ 5.5V, 10.8V ≤ PVCC ≤ 13.2V, 0°C ≤ T<sub>J</sub> ≤ 125°C Unless stated otherwise. Typical data at T<sub>J</sub> = 25°C

| Parameter                  | Symbol  | Conditions                                          | Min. | Тур. | Max. | Units |  |  |
|----------------------------|---------|-----------------------------------------------------|------|------|------|-------|--|--|
| SUPPLY CURRENT             |         |                                                     |      |      |      |       |  |  |
| Operating Supply Current   | IVDD    | PWM = open,unloaded output                          |      | 2.9  | 4.8  | mA    |  |  |
|                            |         | PWM=250kHz square wave, GND to VDD, unloaded output |      | 3.1  | 5.0  | mA    |  |  |
| Operating Supply Current   | IPVCC   | PWM = Open, unloaded output                         |      | 230  | 590  | μA    |  |  |
|                            |         | PWM=250kHz square wave, GND to VDD, unloaded output |      | 2.3  | 3.3  | mA    |  |  |
| UNDER VOLTAGE LOCK         | OUT     |                                                     |      |      |      |       |  |  |
| VDD Threshold Rising       | VDDTHR  |                                                     | 3.35 | 3.80 | 4.20 | V     |  |  |
| VDD Threshold Falling      | VDDTHF  |                                                     | 2.65 | 3.25 | 3.70 | V     |  |  |
| VDD Hysteresis             | VDDHYS  | VDDTHR-VDDTHF                                       | 220  | 580  | 770  | mV    |  |  |
| PVCC Threshold Rising      | PVCCTHR |                                                     | 5.5  | 6.7  | 7.7  | ٧     |  |  |
| PVCC Threshold Falling     | PVCCTHF |                                                     | 5.3  | 6.5  | 7.5  | V     |  |  |
| PVCC Hysteresis            | PVCCHYS | PVCCTHR-PVCCTHF                                     | 100  | 230  | 350  | mV    |  |  |
| PWM INPUT                  |         |                                                     |      |      |      |       |  |  |
| Input Current              | IPWM    | PWM=VDD or GND                                      |      | 350  | 435  | μΑ    |  |  |
| Open Voltage               | VFLP    | IPWM=0                                              |      | 1.90 |      | V     |  |  |
| Input Threshold HI, rising | VIHRP   |                                                     | 3.00 | 3.50 | 4.00 | ٧     |  |  |

# **Electrical Characteristics (Continued)**

4.5V ≤ VDD ≤ 5.5V, 10.8V ≤ PVCC ≤ 13.2V, 0°C ≤ T<sub>J</sub> ≤ 125°C Unless stated otherwise. Typical data at T<sub>J</sub> = 25 °C

| Parameter                                        | Symbol  | Conditions                                                                  | Min. | Тур. | Max. | Units |
|--------------------------------------------------|---------|-----------------------------------------------------------------------------|------|------|------|-------|
| Input Threshold HI, falling                      | VIHFP   |                                                                             | 2.80 | 3.30 | 3.85 | V     |
| Input Hysteresis, HI                             | VIHHYSP | VIHRP- VIHFP                                                                |      | 180  |      | mV    |
| Input Threshold LO, rising                       | VILRP   |                                                                             | 1.13 | 1.3  | 1.43 | V     |
| Input Threshold LO, falling                      | VILFP   |                                                                             | 1.05 | 1.15 | 1.32 | V     |
| Input Hysteresis, LO                             | VILHYSP | VILRP- VILFP                                                                |      | 150  |      | mV    |
| LGATE                                            |         |                                                                             |      |      |      |       |
| Source Current                                   | ILGH    | 3nF load                                                                    |      | 1.0  |      | Α     |
| Sink Current                                     | ILGL    | 3nF load                                                                    |      | 2.0  |      | Α     |
| Sink Impedance                                   | RSGL    | I=150mA                                                                     |      | 0.4  | 1.5  | Ω     |
| Rise Time                                        | TRGL    | 3nF load, 20% to 80%                                                        |      | 23   |      | ns    |
| Fall Time                                        | TFGL    | 3nF load, 80% to 20%                                                        |      | 12   |      | ns    |
| UGATE                                            |         |                                                                             |      |      |      |       |
| Source Current                                   | IUGH    | 3nF load                                                                    |      | 0.9  |      | Α     |
| Sink Current                                     | IUGL    | 3nF load                                                                    |      | 2.0  |      | Α     |
| Rise Time                                        | TRGH    | 3nF load, 20% to 80%                                                        |      | 27   |      | ns    |
| Fall Time                                        | TFGH    | 3nF load, 80% to 20%                                                        |      | 12   |      | ns    |
| PROPAGATION DELAYS                               |         |                                                                             |      |      |      |       |
| PWM rising to LGATE falling                      | TPPH    | 3nF load, PWM at 50% to LGATE at 90%                                        |      | 17   |      | ns    |
| PWM falling to UGATE falling                     | TPPL    | 3nF load, PWM at 50% to UGATE at 90%                                        |      | 24   |      | ns    |
| LGATE falling to UGATE rising                    | TIHX    | LGATE at 1V to UGATE at 1V                                                  |      | 25   |      | ns    |
| UGATE falling to LGATE rising                    | TILX    | PHASE at 3V to LGATE at 1V                                                  |      | 13   |      | ns    |
| PWM Low Tri-state Delay                          | PLHZ    | 3nF load, PWM input = 0V, release to HiZ, time to LGATE falling to < 1V     |      | 95   |      | ns    |
| PWM High Tri-state Delay                         | PHHZ    | 3nF load, PWM input = 5V, release to HiZ, time to UGATE falling to < 1V     |      | 110  |      | ns    |
| PWM Low to LGATE ON timeout when Phase held high | PLTO    | 3nF load, PHASE > 6V,<br>PWM falling to 50%<br>VDD to LGATE rising to<br>1V |      | 115  |      | ns    |

# **Electrical Characteristics (Continued)**

 $4.5V \le VDD \le 5.5V$ ,  $10.8V \le PVCC \le 13.2V$ ,  $0^{\circ}C \le T_{J} \le 125^{\circ}C$  Unless stated otherwise. Typical data at  $T_{J} = 25^{\circ}C$ 

| Parameter                       | Symbol     | Conditions                                | Min. | Тур. | Max. | Units |  |
|---------------------------------|------------|-------------------------------------------|------|------|------|-------|--|
| BOOT DIODE                      |            |                                           |      |      |      |       |  |
| Forward Voltage                 | BDFV       | I=10mA                                    |      | 0.77 | 1.02 | V     |  |
| Reverse Leakage                 | BDRL       | V=PVCC                                    |      | 0.1  |      | μΑ    |  |
| DIODE EMULATION                 |            |                                           |      |      |      |       |  |
| DE# Input Current               | IDEH       | DE = VDD                                  |      | 0    | 1.0  | μΑ    |  |
|                                 | IDEL       | DE = GND                                  |      | 5    | 10   | μA    |  |
| DE# Input EnableThreshold       | VILDE      |                                           |      |      | 1.35 | ٧     |  |
| DE# Input DisableThreshold      | VIHDE      |                                           | 2.5  |      |      | ٧     |  |
| DE# Input Thresold Hysteresis   | VHYSDE     | VIHDE-VILDE                               |      | 250  |      | mV    |  |
| Minimum LGATE high time         | TMINONLG   | PHASE = 1V, Measure at 50%                |      | 250  |      | ns    |  |
| Phase Comparator detection time | TPHCOMPDET | PHASE = VOFFSET<br>to LGATE = 90%<br>PVCC |      | 60   |      | ns    |  |

# **Typical Operating Characteristics**

(T<sub>A</sub>=25°C, unless otherwise specified. V<sub>DD</sub>=5V, PV<sub>CC</sub>=12V Refer Figure 1.)

#### **Dead Time LGATE to UGATE**



#### **Dead Time UGATE to LGATE**



**Propagation Delay PWM to UGATE** 



**Propagation Delay PWM to LGATE** 



(PV<sub>CC</sub>-BST) Node I-V Characteristics







# **Block Diagram**



Figure 1. Block Diagram

# **Pin Descriptions**

| Pin# | Pin Name | Pin Type | Description                                                                                                                                                                    |
|------|----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | LGATE    | Output   | Lower Gate Drive Output. Connect to the lower power MOSFET gate.                                                                                                               |
| 2    | PVCC     | Power    | Power Supply Input. Connect to+12 V supply. Bypass this pin to GND as close to the package as possible with1μF ceramic capacitor.                                              |
| 3    | PWM      | Input    | PWM input control. Connect to the PWM output of the controller.                                                                                                                |
| 4    | VDD      | Power    | 5 V control supply to driver. Bypass this pin to GND as close to the package as possible with1µF ceramic capacitor.                                                            |
| 5    | DE#      | Input    | A low level on this pin enables Diode Emulation Mode. Leaving DE# open or tying it to VDD disables Diode Emulation mode and the driver operates in continuous conduction mode. |
| 6    | воот     | Input    | Floating bootstrap supply pin for the upper gate drive. Connect the bootstrap capacitor between this pin and the PHASE pin.                                                    |
| 7    | UGATE    | Output   | Upper Gate Drive Output. Connect to the upper power MOSFET gate.                                                                                                               |
| 8    | PHASE    | Input    | Upper driver return and input to dead time control circuitry. Connected to the inductor switching node.                                                                        |
| 9    | GND      | Power    | Device Ground at metal pad on package bottom. Must be connected to power GND and to large continuous copper area.                                                              |

# **Typical Application Circuit**



Figure 2. Typical Application Circuit

# **Timing Diagram**



Figure 3. Timing diagram

## **Detailed Description**

The IDTP67001 is designed to switch both the high side and low side N-channel MOSFETs totem pole configuration from a single PWM input. The PWM input pin has three states. Upon a low to high PWM transition, LGATE drives low, then UGATE drives high, to allow conduction in the high side control MOSFET(s). A high to low PWM transition will first drive UGATE low before driving LGATE high, allowing conduction in the low side synchronous rectifier MOSFET(s). A voltage on the PWM pin between the maximum input low voltage and the minimum input high voltage drives both LGATE and UGATE low, and puts all external MOSFETs into a high impedance drain-source OFF state.

Internal circuitry is included on the IDTP67001 PWM input pin to bias it between the upper and lower thresholds if the driving signal becomes high impedance indicating that tri-state operation is desired. This bias cicuit consumes almost no VDD current when the PWM input signal is high impedance to minimize standby current, yet allows fast (<130ns) transition to tri-state operation.

## **Shoot Through Protection**

IDTP67001 prevents the high side and low side MOSFETs from conducting simultaneously with circuitry that adapts to the MOSFET characteristics, circuit configuration, and operating modes. Upon transition of the PWM input from a low to high threshold UGATE does not drive high until the LGATE voltage decreases to less than 1.0V (typical relative to GND). Upon transition of the PWM input from a high to low threshold LGATE does not drive high until the PHASE voltage decreases to less than 3V (typical) indicating that the high side control MOSFET is not conducting any significant current under normal operating conditions. However; since the voltage on the PHASE pin can exceed the 3V threshold for an extended period due to negative inductor current LGATE will drive high after a 115ns (typical) timeout period even if the voltage on the PHASE pin exceeds the 3V threshold.

#### **Bootstrap circuit**

IDTP67001 contains an internal boostrap diode between PVCC and BOOT. The drive voltage for UGATE is generated by charging a capacitor between BOOT and PHASE when PHASE is low. The capacitor between BOOT and PHASE should be a low ESR MLCC capacitor, X5R or X7R dielectric. A 100nF capacitor value is adequate for most applications. Larger values can be used but they can cause large diode current surges during start-up with pre-charged output voltages when the PHASE pin initially drives low. For low current applications with high gate charge MOSFETs, higher capacitance values up to 220nF are needed.

#### **Pre Power On Output Overvoltage Protection**

In fault conditions, it may be possible that input voltage 12V directly present at the converter output during 12V power-up due to a shorted high side power MOSFET or other problem. In this situation the PWM control IC may not have sufficient bias voltage to allow it to command the IDTP67001 to turn on the low side power MOSFET and attempt to save the load from damage due to over voltage and/or trip the over current protection in the 12V input supply. To address this situation the IDTP67001 monitors the voltage on the the PHASE pin, if PHASE voltage and the PVCC voltage are the same and exceed 4V (typical) with the PWM input in a high impedance tri-state condition it will drive LGATE high. This protection feature does not rely on any bias voltage being present at the VDD input.

## **PVCC + VDD Bypass Capacitors**

PVCC is the supply pin for the LGATE driver and UGATE bootstrap circuit. PVCC should be bypassed with a low ESR X5R or X7R capacitor of 1.0uF as close to the the PVCC and GND pins as possible. VDD should also be bypassed with a low ESR X5R or X7R 1.0uFcapacitor of as close to the the VDD and GND pins as possible. Minimize the use of vias between the bypass caps and IC pins.

#### **Diode Emulation**

Upon assertion of the DE# input pin to a logic low by the PWM controller, the IDTP67001 monitors the drain-source voltage on the low side power MOSFET after its PWM input is driven below its low threshold. When the voltage across the MOSFET (between PHASE and GND) increases above 0V indicating a reverse inductor current, LGATE is turned off for the remainder of the PWM low time to reduce system conduction losses. A minimum LGATE on time of 250ns (typical) is provided to ensure the bootstrap capacitor doesn't discharge during diode emulation.

#### **Power Dissipation**

Power dissipation in the IDTP67001 is primarily caused by the charging and discharging of external MOSFETs and internal control circuitry.

### IDTP67001 VR 12 COMPATIBLE SINGLE PHASE MOSFET DRIVER

The power loss is given by following equation.

$$\mathbf{P}_{\!\scriptscriptstyle \mathrm{D}} = ((\mathbf{Q}_{\mathit{GH}} \times n_{\!\scriptscriptstyle H} + \! \mathbf{Q}_{\mathit{GL}} \times n_{\!\scriptscriptstyle L}) \times \mathbf{f}_{\!\scriptscriptstyle \mathrm{SW}}) \mathbf{P} \mathbf{V}_{\!\scriptscriptstyle CC} + \mathbf{I}_{\scriptscriptstyle \mathrm{VDD}} \times \mathbf{V}_{\scriptscriptstyle \mathrm{DD}}$$

Where  $Q_{GH}$ ,  $Q_{GL}$  is total gate charge of high side and low side MOSFETs respectively.  $n_H$ ,  $n_L$  is number of MOSFETs on high side and low side respectively. Use the following equation to estimate the operating temperature of the die.

$$T_J = T_A + (P_D \times \theta_{J-A})$$

Where  $T_A$  is maximum ambient temperature and  $\theta_{J-A}$  is thermal resistance given in following table. Keep thermal dissipation such that it will not exceed the maximum operating junction temperature of 125 °C.

### **Thermal Characteristics**

| Parameter                                                        | Symbol          | Тур.  | Units |
|------------------------------------------------------------------|-----------------|-------|-------|
| Thermal Resistance Junction to Ambient (JEDEC-51 STD conditions) | θ <sub>JA</sub> | 61.9  | °C/W  |
| Thermal Resistance Junction to Case                              | θ <sub>ЈС</sub> | 112.8 | °C/W  |

# **Application Circuit**



Figure 4. Typical Application Circuit for 4+1 operation

# Package Outline and Package Dimensions (8-pin SO8 with exposed pad)

This part is compliant to JEDEC Standard MS-012



|                  |        | INCHES |        | ММ   |          |      |      |
|------------------|--------|--------|--------|------|----------|------|------|
|                  | SYMBOL | MIN    | NOM    | MAX  | MIN      | NOM  | MAX  |
| TOTAL THICKNESS  | Α      | .051   |        | .067 | 1.30     |      | 1.70 |
| STAND OFF        | A1     | .002   |        | .006 | 0.05     |      | 0.15 |
| LEAD WIDTH       | Ь      | .014   |        | .019 | 0.36     |      | 0.48 |
| L/F THICKNESS    | С      | .007   |        | .010 | 0.18     |      | 0.25 |
| DODY CIZE        | D      | .189   |        | .197 | 4.80     |      | 5.00 |
| BODY SIZE        | E1     | .150   |        | .157 | 3.81     |      | 3.99 |
|                  | E      | .228   |        | .224 | 5.79     |      | 6.20 |
| LEAD PITCH       | е      | .0     | 50 BS0 | ;    | 1.27 BSC |      |      |
|                  | L      | .016   |        | .050 | 0.41     |      | 1.27 |
|                  | h      | .010   |        | .020 | 0.25     |      | 0.51 |
|                  | θ      | 0,     |        | 8*   | 0.       |      | 8.   |
| EP SIZE          | М      | .081   | .085   | .089 | 2.06     | 2.16 | 2.26 |
| EP SIZE          | N      | .081   | .085   | .089 | 2.06     | 2.16 | 2.26 |
| LEAD EDGE OFFSET | aaa    | .010   |        |      | 0.25     |      |      |
| LEAD OFFSET      | bbb    | .010   |        |      | 0.25     |      |      |
| COPLANARITY      | ccc    |        | .004   |      | 0.10     |      |      |







DETAIL F RUTATED 90° CCW SCALE 30/1

## **Ordering Information**

| Part / Order Number | Marking      | Shipping Packaging | Package    |
|---------------------|--------------|--------------------|------------|
| P67001EXG           | IDTP67001EXG | Tubes              | 8-pin SOIC |

Parts that are ordered with a "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

#### Innovate with IDT. Contact:

www.IDT.com

For Sales

800-345-7015

408-284-8200

Fax: 408-284-2775

For Tech Support

http://www.idt.com

# **Corporate Headquarters**

Integrated Device Technology, Inc.

www.idt.com

© 2010 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners.

 $IDT^{TM}$ 

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

IDT (Integrated Device Technology): P67001EXG8 P67001EXG