## Low Voltage Zero Delay Buffer **MPC961P** The MPC961 is a 2.5 V or 3.3 V compatible, 1:18 PLL based zero delay buffer. With output frequencies of up to 200 MHz, output skews of 150 ps the device meets the needs of the most demanding clock tree applications. #### **Features** - Fully Integrated PLL - Up to 200 MHz I/O Frequency - · LVCMOS Outputs - · Outputs Disable in High Impedance - · LVPECL Reference Clock Options - LQFP Packaging - · 32-lead Pb-free Package Available - ±50 ps Cycle-Cycle Jitter - 150 ps Output Skews ### **Functional Description** The MPC961 is offered with two different input configurations. The MPC961P offers an LVCMOS reference clock while the MPC961P offers an LVPECL reference clock. When pulled high the $\overline{OE}$ pin will force all of the outputs (except QFB) into a high impedance state. Because the $\overline{OE}$ pin does not affect the QFB output, down stream clocks can be disabled without the internal PLL losing lock. The MPC961 is fully 2.5 V or 3.3 V compatible and requires no external loop filter components. All control inputs accept LVCMOS compatible levels and the outputs provide low impedance LVCMOS outputs capable of driving terminated 50 $\Omega$ transmission lines. For series terminated lines the MPC961 can drive two lines per output giving the device an effective fanout of 1:36. The device is packaged in a 32 lead LQFP package to provide the optimum combination of board density and performance. ## LOW VOLTAGE ZERO DELAY BUFFER The MPC961P requires an external RC filter for the analog power supply pin V<sub>CCA</sub>. Refer to APPLICATIONS INFORMATION for details. Figure 1. MPC961P Logic Diagram Figure 2. 32-Lead Pinout (Top View) **Table 1. Pin Configurations** | Number | Name | Туре | Description | |------------------|--------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PCLK, PCLK | Input | LVCMOS | PLL reference clock signal | | FB_IN | Input | LVCMOS | PLL feedback signal input, connect to a QFB output | | F_RANGE | Input | LVCMOS | PLL frequency range select | | ŌĒ | Input | LVCMOS | Output enable/disable | | Q0 – Q16 | Output | LVCMOS | Clock outputs | | QFB | Output | LVCMOS | PLL feedback signal output, connect to a FB_IN | | GND | Supply | Ground | Negative power supply | | V <sub>CCA</sub> | Supply | V <sub>CC</sub> | PLL positive power supply (analog power supply). The MPC961P requires an external RC filter for the analog power supply pin V <sub>CCA</sub> . Please see applications section for details. | | V <sub>CC</sub> | Supply | V <sub>CC</sub> | Positive power supply for I/O and core | Table 2. Function Table | Control | Default | 0 | 1 | |---------|---------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------| | F_RANGE | | PLL high frequency range. MPC961P input reference and output clock frequency range is 100 – 200 MHz | PLL low frequency range. MPC961P input reference and output clock frequency range is 50 – 100 MHz | | OE | 0 | Outputs enabled | Outputs disabled (high-impedance state) | Table 3. Absolute Maximum Ratings<sup>1</sup> | Symbol | Characteristics | Min | Max | Unit | Condition | |------------------|---------------------|------|-----------------------|------|-----------| | V <sub>CC</sub> | Supply Voltage | -0.3 | 3.6 | V | | | V <sub>IN</sub> | DC Input Voltage | -0.3 | V <sub>CC</sub> + 0.3 | V | | | V <sub>OUT</sub> | DC Output Voltage | -0.3 | V <sub>CC</sub> + 0.3 | V | | | I <sub>IN</sub> | DC Input Current | | ±20 | mA | | | I <sub>OUT</sub> | DC Output Current | | ±50 | mA | | | T <sub>S</sub> | Storage Temperature | -40 | 125 | °C | | Absolute maximum continuous ratings are those maximum values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute-maximum-rated conditions is not implied. Table 4. DC Characteristics (V<sub>CC</sub> = 3.3 V $\pm$ 5%, T<sub>A</sub> = –40° to 85°C) | Symbol | Characteristics | Min | Тур | Max | Unit | Condition | |------------------|------------------------------------------------------------|------|---------------------|-----------------------|------|-------------------------------| | V <sub>IH</sub> | Input HIGH Voltage | 2.0 | | V <sub>CC</sub> + 0.3 | V | LVCMOS | | V <sub>IL</sub> | Input LOW Voltage | -0.3 | | 0.8 | V | LVCMOS | | V <sub>PP</sub> | Peak-to-peak input voltage <sup>1</sup> PECL_CLK, PECL_CLK | 500 | | 1000 | mV | LVPECL | | $V_{CMR}$ | Common Mode Range <sup>2</sup> PECL_CLK, PECL_CLK | 1.2 | | V <sub>CC</sub> – 0.8 | V | LVPECL | | V <sub>OH</sub> | Output HIGH Voltage | 2.4 | | | V | $I_{OH} = -20 \text{ mA}^2$ | | V <sub>OL</sub> | Output LOW Voltage | | | 0.55 | V | $I_{OL}$ = 20 mA <sup>2</sup> | | Z <sub>OUT</sub> | Output Impedance | | 14 | 20 | Ω | | | I <sub>IN</sub> | Input Current | | | ±120 | μΑ | | | C <sub>IN</sub> | Input Capacitance | | 4.0 | | pF | | | C <sub>PD</sub> | Power Dissipation Capacitance | | 8.0 | 10 | pF | Per Output | | I <sub>CCA</sub> | Maximum PLL Supply Current | | 2.0 | 5.0 | mA | V <sub>CCA</sub> Pin | | I <sub>CC</sub> | Maximum Quiescent Supply Current | | | | mA | All V <sub>CC</sub> Pins | | V <sub>TT</sub> | Output Termination Voltage | | V <sub>CC</sub> ÷ 2 | | V | | <sup>1.</sup> Exceeding the specified $V_{CMR}/V_{PP}$ window results in a $t_{PD}$ changes of approximately 250 ps. Table 5. AC Characteristics (V<sub>CC</sub> = 3.3 V $\pm$ 5%, T<sub>A</sub> = -40° to 85°C)<sup>1</sup> | Symbol | Characteristics | Min | Тур | Max | Unit | Condition | |----------------------------------|------------------------------------------------------------------------|-----|-----|------------|------|-------------------------| | f <sub>REF</sub> | Input Frequency F_RANGE = 0 | 100 | | 200 | MHz | | | | F_RANGE = 1 | 50 | | 100 | | | | f <sub>MAX</sub> | Maximum Output Frequency F_RANGE = 0 | 100 | | 200 | MHz | | | | F_RANGE = 1 | 50 | | 100 | | | | f <sub>REFDC</sub> | Reference Input Duty Cycle | 25 | | 75 | % | | | t <sub>(∅)</sub> | Propagation Delay <sup>2</sup> PECL_CLK to FB_IN (static phase offset) | -80 | | 120 | ps | PLL locked | | t <sub>sk(O)</sub> | Output-to-Output Skew <sup>3</sup> | | 90 | 150 | ps | | | DC <sub>O</sub> | Output Duty Cycle F_RANGE = 0 | 40 | 50 | 60 | % | | | | F_RANGE = 1 | 45 | 50 | 55 | | | | t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time | 0.1 | | 1.0 | ns | 0.6 to 1.8V | | t <sub>PLZ</sub> , <sub>HZ</sub> | Output Disable Time | | | 10 | ns | | | $t_{PZL},_{LZ}$ | Output Enable Time | | | 10 | ns | | | t <sub>JIT(CC)</sub> | Cycle-to-Cycle Jitter RMS $(1\sigma)^4$ | | | 15 | ps | | | t <sub>JIT(PER)</sub> | Period Jitter RMS (1σ) | | 7.0 | 10 | ps | | | t <sub>JIT(∅)</sub> | I/O Phase Jitter RMS (1σ) F_RANGE = 0 | | | 0.0015 · T | ns | T = Clock Signal Period | | , , | F_RANGE = 1 | | | 0.0010 · T | | | | t <sub>lock</sub> | Maximum PLL Lock Time | | | 10 | ms | | <sup>1.</sup> AC characteristics apply for parallel output termination of 50 $\Omega$ to V<sub>TT</sub>. <sup>2.</sup> The MPC961P is capable of driving 50 $\Omega$ transmission lines on the incident edge. Each output drives one 50 $\Omega$ parallel terminated transmission line to a termination voltage of V<sub>TT</sub>. Alternatively, the device drives up two 50 $\Omega$ series terminated transmission lines. <sup>2.</sup> $t_{PD}$ applies for $V_{CMR} = V_{CC} - 1.3 \text{ V}$ and $V_{PP} = 800 \text{ mV}$ . <sup>3.</sup> Refer to APPLICATIONS INFORMATION for part-to-part skew calculation. <sup>4.</sup> Refer to APPLICATIONS INFORMATION for calculation for other confidence factors than 1σ. Table 6. DC Characteristics (V $_{CC}$ = 2.5 V $\pm$ 5%, $T_A$ = –40° to 85°C) | Symbol | Characteristics | Min | Тур | Max | Unit | Condition | |------------------|------------------------------------------------------------|------|---------------------|-----------------------|------|--------------------------------------| | V <sub>IH</sub> | Input HIGH Voltage | 1.7 | | V <sub>CC</sub> + 0.3 | V | LVCMOS | | V <sub>IL</sub> | Input LOW Voltage | -0.3 | | 0.7 | V | LVCMOS | | $V_{PP}$ | Peak-to-peak input voltage <sup>1</sup> PECL_CLK, PECL_CLK | 500 | | 1000 | mV | LVPECL | | V <sub>CMR</sub> | Common Mode Range <sup>a</sup> PECL_CLK, PECL_CLK | 1.2 | | V <sub>CC</sub> - 0.7 | V | LVPECL | | V <sub>OH</sub> | Output HIGH Voltage | 1.8 | | | V | $I_{OH} = -15 \text{ mA}^2$ | | V <sub>OL</sub> | Output LOW Voltage | | | 0.6 | V | I <sub>OL</sub> = 15 mA <sup>b</sup> | | Z <sub>OUT</sub> | Output Impedance | | 18 | 26 | Ω | | | I <sub>IN</sub> | Input Current | | | ±120 | μΑ | | | C <sub>IN</sub> | Input Capacitance | | 4.0 | | pF | | | C <sub>PD</sub> | Power Dissipation Capacitance | | 8.0 | 10 | pF | Per Output | | I <sub>CCA</sub> | Maximum PLL Supply Current | | 2.0 | 5.0 | mA | V <sub>CCA</sub> Pin | | I <sub>CC</sub> | Maximum Quiescent Supply Current | | | | mA | All V <sub>CC</sub> Pins | | V <sub>TT</sub> | Output Termination Voltage | | V <sub>CC</sub> ÷ 2 | | V | | <sup>1.</sup> Exceeding the specified $V_{CMR}/V_{PP}$ window results in a $t_{PD}$ changes < 250 ps. Table 7. AC Characteristics (V<sub>CC</sub> = 2.5 V $\pm$ 5%, T<sub>A</sub> = $-40^{\circ}$ to $85^{\circ}$ C)<sup>1</sup> | Symbol | Characte | eristics | Min | Тур | Max | Unit | Condition | |----------------------------------|------------------------------------------------------|-------------------------------------|-------------|----------|--------------------------|------|----------------------------| | f <sub>REF</sub> | Input Frequency | F_RANGE = 0<br>F_RANGE = 1 | 100<br>50 | | 200<br>100 | MHz | | | f <sub>MAX</sub> | Maximum Output Frequency | F_RANGE = 0<br>F_RANGE = 1 | 100<br>50 | | 200<br>100 | MHz | | | f <sub>REFDC</sub> | Reference Input Duty Cycle | | 25 | | 75 | % | | | t <sub>(∅)</sub> | Propagation Delay <sup>2</sup> (static phase offset) | CCLK to FB_IN | <b>–</b> 50 | | 175 | ps | PLL locked | | t <sub>sk(O)</sub> | Output-to-Output Skew <sup>3</sup> | | | 90 | 150 | ps | | | DC <sub>O</sub> | Output Duty Cycle | F_RANGE = 0<br>F_RANGE = 1 | 40<br>45 | 50<br>50 | 60<br>55 | % | | | t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time | | 0.1 | | 1.0 | ns | 0.6 to 1.8 V | | t <sub>PLZ</sub> , <sub>HZ</sub> | Output Disable Time | | | | 10 | ns | | | t <sub>PZL</sub> , <sub>LZ</sub> | Output Enable Time | | | | 10 | ns | | | t <sub>JIT(CC)</sub> | Cycle-to-Cycle Jitter | RMS (1σ) <sup>4</sup> | | | 15 | ps | | | t <sub>JIT(PER)</sub> | Period Jitter | RMS (1σ) | | 7.0 | 10 | ps | | | t <sub>JIT(∅)</sub> | I/O Phase Jitter | RMS (1σ) F_RANGE = 0<br>F_RANGE = 1 | | | 0.0015 · T<br>0.0010 · T | ns | T = Clock Signal<br>Period | | t <sub>lock</sub> | Maximum PLL Lock Time | | | | 10 | ms | | <sup>1.</sup> AC characteristics apply for parallel output termination of 50 $\Omega$ to $V_{TT}.$ The MPC961P is capable of driving 50 $\Omega$ transmission lines on the incident edge. Each output drives one 50 $\Omega$ parallel terminated transmission line to a termination voltage of $V_{TT}$ . Alternatively, the device drives up two 50 $\Omega$ series terminated transmission lines. $t_{PD}$ applies for $V_{CMR}$ = $V_{CC}$ –1.3 V and $V_{PP}$ = 800 mV. Refer to APPLICATIONS INFORMATION for part-to-part skew calculation. Refer to APPLICATIONS INFORMATION for calculation for other confidence factors than $1\sigma$ . ### **APPLICATIONS INFORMATION** ### **Power Supply Filtering** The MPC961P is a mixed analog/digital product and as such it exhibits some sensitivities that would not necessarily be seen on a fully digital product. Analog circuitry is naturally susceptible to random noise, especially if this noise is seen on the power supply pins. The MPC961P provides separate power supplies for the output buffers ( $V_{\rm CC}$ ) and the phase-locked loop ( $V_{\rm CCA}$ ) of the device. The purpose of this design technique is to isolate the high switching noise digital outputs from the relatively sensitive internal analog phase-locked loop. In a controlled environment such as an evaluation board this level of isolation is sufficient. However, in a digital system environment where it is more difficult to minimize noise on the power supplies, a second level of isolation may be required. The simplest form of isolation is a power supply filter on the $V_{\rm CCA}$ pin for the MPC961P. Figure 3 illustrates a typical power supply filter scheme. The MPC961P is most susceptible to noise with spectral content in the 10 kHz to 5 MHz range. Therefore the filter should be designed to target this range. The key parameter that needs to be met in the final filter design is the DC voltage drop that will be seen between the $V_{\mbox{\footnotesize CC}}$ supply and the $V_{\mbox{\footnotesize CCA}}$ pin of the MPC961P. From the data sheet the $I_{\text{CCA}}$ current (the current sourced through the V<sub>CCA</sub> pin) is typically 2 mA (5 mA maximum), assuming that a minimum of 2.375 V ( $V_{CC}$ = 3.3 V or $V_{CC}$ = 2.5 V) must be maintained on the $V_{CCA}$ pin. The resistor $R_{\text{F}}$ shown in Figure 3 must have a resistance of 270 $\Omega$ (V<sub>CC</sub> = 3.3 V) or 5 to 15 $\Omega$ (V<sub>CC</sub> = 2.5 V) to meet the voltage drop criteria. The RC filter pictured will provide a broadband filter with approximately 100:1 attenuation for noise whose spectral content is above 20 kHz. As the noise frequency crosses the series resonant point of an individual capacitor it's overall impedance begins to look inductive and thus increases with increasing frequency. The parallel capacitor combination shown ensures that a low impedance path to ground exists for frequencies well above the bandwidth of the PLL. Figure 3. Power Supply Filter Although the MPC961P has several design features to minimize the susceptibility to power supply noise (isolated power and grounds and fully differential PLL) there still may be applications in which overall performance is being degraded due to system power supply noise. The power supply filter schemes discussed in this section should be adequate to eliminate power supply noise related problems in most designs. ### **Driving Transmission Lines** The MPC961P clock driver was designed to drive high speed signals in a terminated transmission line environment. To provide the optimum flexibility to the user the output drivers were designed to exhibit the lowest impedance possible. With an output impedance of less than 15 $\Omega$ the drivers can drive either parallel or series terminated transmission lines. For more information on transmission lines the reader is referred to application note AN1091. In most high performance clock networks point-to-point distribution of signals is the method of choice. In a point-to-point scheme either series terminated or parallel terminated transmission lines can be used. The parallel technique terminates the signal at the end of the line with a 50 $\Omega$ resistance to $V_{\rm CC}/2$ . This technique draws a fairly high level of DC current and thus only a single terminated line can be driven by each output of the MPC961P clock driver. For the series terminated case however there is no DC current draw, thus the outputs can drive multiple series terminated lines. Figure 4 illustrates an output driving a single series terminated line vs two series terminated lines in parallel. When taken to its extreme the fanout of the MPC961P clock driver is effectively doubled due to its capability to drive multiple lines. Figure 4. Single versus Dual Transmission Lines The waveform plots of Figure 5 show the simulation results of an output driving a single line vs two lines. In both cases the drive capability of the MPC961P output buffer is more than sufficient to drive 50 $\Omega$ transmission lines on the incident edge. Note from the delay measurements in the simulations a delta of only 43 ps exists between the two differently loaded outputs. This suggests that the dual line driving need not be used exclusively to maintain the tight output-to-output skew of the MPC961P. The output waveform in Figure 5 shows a step in the waveform, this step is caused by the impedance mismatch seen IDT™ Low Voltage Zero Delay Buffer looking into the driver. The parallel combination of the 36 $\Omega$ series resistor plus the output impedance does not match the parallel combination of the line impedances. The voltage wave launched down the two lines will equal: VL = VS ( $$Z_O$$ / ( $R_S$ + $R_O$ + $Z_O$ )) $Z_O$ = 50 $\Omega$ || 50 $\Omega$ $R_S$ = 36 $\Omega$ || 36 $\Omega$ $R_O$ = 14 $\Omega$ VL = 3.0 (25 / (18 + 14 + 25) = 3.0 (25 / 57) At the load end the voltage will double, due to the near unity reflection coefficient, to 2.62 V. It will then increment towards the quiescent 3.0 V in steps separated by one round trip delay (in this case 4.0ns). Figure 5. Single versus Dual Waveforms Since this step is well above the threshold region it will not cause any false clock triggering, however designers may be uncomfortable with unwanted reflections on the line. To better match the impedances when driving multiple lines the situation in Figure 6 should be used. In this case the series terminating resistors are reduced such that when the parallel combination is added to the output buffer impedance the line impedance is perfectly matched. Figure 6. Optimized Dual Line Termination SPICE level and IBIS output buffer models are available for engineers who want to simulate their specific interconnect schemes. #### Using the MPC961P in Zero-Delay Applications Nested clock trees are typical applications for the MPC961P. Designs using the MPC961P as LVCMOS PLL fanout buffer with zero insertion delay will show significantly lower clock skew than clock distributions developed from CMOS fanout buffers. The external feedback option of the MPC961P clock driver allows for its use as a zero delay buffer. By using the QFB output as a feedback to the PLL the propagation delay through the device is virtually eliminated. The PLL aligns the feedback clock output edge with the clock input reference edge resulting a near zero delay through the device. The maximum insertion delay of the device in zero-delay applications is measured between the reference clock input and any output. This effective delay consists of the static phase offset, I/O jitter (phase or long-term jitter), feedback path delay and the output-to-output skew error relative to the feedback output. #### Calculation of Part-to-Part Skew The MPC961P zero delay buffer supports applications where critical clock signal timing can be maintained across several devices. If the reference clock inputs of two or more MPC961P are connected together, the maximum overall timing uncertainty from the common PCLK input to any output is: $$t_{SK(PP)} = t_{(\varnothing)} + t_{SK(O)} + t_{PD, LINE(FB)} + t_{JIT(\varnothing)} \cdot CF$$ This maximum timing uncertainty consist of 4 components: static phase offset, output skew, feedback board trace delay and I/O (phase) jitter: Figure 7. MPC961P Max. Device-to-Device Skew Due statistical nature of I/O jitter a rms value ( $1\sigma$ ) is specified. I/O jitter numbers for other confidence factors (CF) can be derived from Table 8.Confidence Factor CF. Table 8. Confidence Factor CF | CF | Probability of clock edge within the distribution | |------|---------------------------------------------------| | ± 1σ | 0.68268948 | | ± 2σ | 0.95449988 | | ± 3σ | 0.99730007 | | ± 4σ | 0.99993663 | | ± 5σ | 0.9999943 | | ± 6σ | 0.9999999 | The feedback trace delay is determined by the board layout and can be used to fine-tune the effective delay through each device. In the following example calculation a I/O jitter confidence factor of 99.7% ( $\pm$ 3 $\sigma$ ) is assumed, resulting in a worst case timing uncertainty from input to any output of -236 ps to 361 ps relative to PCLK (f=125 MHz, $V_{CC}$ =2.5 V): $$t_{SK(PP)} = [-50 \text{ ps...175ps}] + [-150 \text{ ps...150 ps}] + [(12ps @ -3)...(12ps @ 3)] + t_{PD, LINE(FB)}$$ $t_{SK(PP)} = [-236ps...361ps] + t_{PD, LINE(FB)}$ Due to the frequency dependence of the I/O jitter, Figure 8 "Max. I/O Jitter versus frequency" can be used for a more precise timing performance analysis. Figure 8. Max. I/O Jitter versus Frequency # Power Consumption of the MPC961P and Thermal Management The MPC961P AC specification is guaranteed for the entire operating frequency range up to 200 MHz. The MPC961P power consumption and the associated long-term reliability may decrease the maximum frequency limit, depending on operating conditions such as clock frequency, supply voltage, output loading, ambient temperature, vertical convection and thermal conductivity of package and board. This section describes the impact of these parameters on the junction temperature and gives a guideline to estimate the MPC961P die junction temperature and the associated device reliability. For a complete analysis of power consumption as a function of operating conditions and associated long term device reliability refer to the Application Note AN1545. According the AN1545, the long-term device reliability is a function of the die junction temperature: Table 9. Die Junction Temperature and MTBF | Junction temperature (°C) | MTBF (Years) | |---------------------------|--------------| | 100 | 20.4 | | 110 | 9.1 | | 120 | 4.2 | | 130 | 2.0 | Increased power consumption will increase the die junction temperature and impact the device reliability (MTBF). According to the system-defined tolerable MTBF, the die junction temperature of the MPC961P needs to be controlled and the thermal impedance of the board/package should be optimized. The power dissipated in the MPC961P is represented in equation 1. Where $I_{CCQ}$ is the static current consumption of the MPC961P, $C_{PD}$ is the power dissipation capacitance per output, $(M)\Sigma C_L$ represents the external capacitive output load, N is the number of active outputs (N is always 27 in case of the MPC961P). The MPC961P supports driving transmission lines to maintain high signal integrity and tight timing parameters. Any transmission line will hide the lumped capacitive load at the end of the board trace, therefore, $\Sigma C_L$ is zero for controlled transmission line systems and can be eliminated from equation 1. Using parallel termination output termination results in equation 2 for power dissipation. In equation 2, P stands for the number of outputs with a parallel or thevenin termination, $V_{OL}$ , $I_{OL}$ , $V_{OH}$ , and $I_{OH}$ are a function of the output termination technique and $DC_Q$ is the clock signal duty cycle. If transmission lines are used $\Sigma C_L$ is zero in equation 2 and can be eliminated. In general, the use of controlled transmission line techniques eliminates the impact of the lumped capacitive loads at the end lines and greatly reduces the power dissipation of the device. Equation 3 describes the die junction temperature $T_J$ as a function of the power consumption. Where $R_{thja}$ is the thermal impedance of the package (junction to ambient) and $T_A$ is the ambient temperature. According to Table 9.Die Junction Temperature and MTBF, the junction temperature can be used to estimate the long-term device reliability. Further, combining equation 1 and equation 2 results in a maximum operating frequency for the MPC961P in a series terminated transmission line system. Table 10. Thermal Package Impedance of the 32ld LQFP | Convection, LFPM | R <sub>thja</sub> (1P2S board), K/W | |------------------|-------------------------------------| | Still air | 80 | | 100 lfpm | 70 | | 200 lfpm | 61 | | 300 lfpm | 57 | | 400 lfpm | 56 | | 500 lfpm | 55 | Figure 9. Maximum MPC961P Frequency, V<sub>CC</sub> = 3.3 V, MTBF 9.1 Years, Driving Series Terminated Transmission Lines $T_{J,MAX}$ should be selected according to the MTBF system requirements and Table 9.Die Junction Temperature and MTBF. $R_{thja}$ can be derived from Table 10.Thermal Package Impedance of the 32ld LQFP. The $R_{thja}$ represent data based on 1S2P boards, using 2S2P boards will result in a lower thermal impedance than indicated below. If the calculated maximum frequency is below 200 MHz, it becomes the upper clock speed limit for the given application conditions. The following two derating charts describe the safe frequency operation range for the MPC961P. The charts were calculated for a maximum tolerable die junction temperature of 110°C, corresponding to an estimated MTBF of 9.1 years, a supply voltage of 3.3 V and series terminated transmission line or capacitive loading. Depending on a given set of these operating conditions and the available device convection a decision on the maximum operating frequency can be made. There are no operating frequency limitations if a 2.5 V power supply or the system specifications allow for a MTBF of 4 years (corresponding to a max. junction temperature of 120°C. Figure 10. Maximum MPC961P Frequency, V<sub>CC</sub> = 3.3 V, MTBF 9.1 Years, 4 pF Load per Line Figure 11. TCLK MPC961P AC Test Reference for $V_{CC}$ = 3.3 V and $V_{CC}$ = 2.5 V Figure 12. Propagation Delay ( $t_{\emptyset}$ , static phase offset) Test Reference The time from the PLL controlled edge to the non controlled edge, divided by the time between PLL controlled edges, expressed as a percentage Figure 14. Output Duty Cycle (DC) The variation in cycle time of a signal between adjacent cycles, over a random sample of adjacent cycle pairs Figure 16. Cycle-to-Cycle Jitter The deviation in $t_0$ for a controlled edge with respect to a $T_0$ mean in a random sample of cycles Figure 18. I/O Jitter Figure 13. Output Transition Time Test Reference The pin-to-pin skew is defined as the worst case difference in propagation delay between any similar delay path within a single device Figure 15. Output-to-Output Skew t<sub>SK(O)</sub> The deviation in cycle time of a signal with respect to the ideal period over a random sample of cycles Figure 17. Period Jitter # Innovate with IDT and accelerate your future networks. Contact: # www.IDT.com ## For Sales 800-345-7015 408-284-8200 Fax: 408-284-2775 ## For Tech Support netcom@idt.com 480-763-2056 ## **Corporate Headquarters** Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.) ## Asia Pacific and Japan Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505 ## **Europe** IDT Europe, Limited Prime House Barnett Wood Lane Leatherhead, Surrey United Kingdom KT22 7DE +44 1372 363 339 © 2006 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. Accelerated Thinking is a service mark of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners. Printed in USA