# () IDT.

# 4-OUTPUT VERY LOW POWER PCIE GEN1-2-3 BUFFER

# 9DBV0441

DATASHEET

# Description

The 9DBV0441 is a 4-output very low power buffer for 100MHz PCIe Gen1, Gen2 and Gen3 applications with integrated output terminations providing  $Zo=100\Omega$  It can also be used for 50M or 125M Ethernet Applications via software frequency selection. The device has 4 output enables for clock management, and 3 selectable SMBus addresses.

# **Recommended Application**

PCIe Gen1-2-3 Buffer

#### **Output Features**

• 4 - 0.7V low-power HCSL-compatible (LP-HCSL) DIF pairs w/Z\_0=100  $\Omega$ 

# **Key Specifications**

- DIF cycle-to-cycle jitter <50ps
- DIF output-to-output skew <50ps
- DIF phase jitter is PCIe Gen1-2-3 compliant
- Very low additive phase jitter in bypass mode

# Features/Benefits

- Integrated terminations provide 100Ω differential Zo; reduced component count and board space
- 1.8V operation; minimal power consumption
- OE# pins; support DIF power management
- HCSL compatible differential input; can be driven by common clock sources
- LP-HCSL differential clock outputs; reduced power and board space
- Programmable Slew rate for each output; allows tuning for various line lengths
- Programmable output amplitude; allows tuning for various application environments
- Pin/software selectable PLL bandwidth and PLL Bypass; minimize phase jitter for each application
- Outputs blocked until PLL is locked; clean system start-up
- Software selectable 50MHz or 125MHz PLL operation; useful for Ethernet applications
- Configuration can be accomplished with strapping pins; SMBus interface not required for device control
- 3.3V tolerant SMBus interface works with legacy controllers
- Space saving 32-pin 5x5mm MLF; minimal board space
- Selectable SMBus addresses; multiple devices can easily share an SMBus segment



# **Block Diagram**

# **Pin Configuration**



32-pin MLF, 5x5 mm, 0.5mm pitch

 ^ prefix indicates internal 120KOhm pull up resistor
 ^v prefix indicates internal 120KOhm pull up AND pull down resistor (biased to VDD/2)
 v prefix indicates internal 120KOhm pull down resistor

#### **SMBus Address Selection Table**

|                                       | SADR | Address | + Read/Write bit |
|---------------------------------------|------|---------|------------------|
| State of SADR on first application of | 0    | 1101011 | X                |
| CKPWRGD_PD#                           | М    | 1101100 | X                |
|                                       | 1    | 1101101 | х                |

#### **Power Management Table**

| CKPWRGD PD# | CLK_IN  | SMBus OEx# Pin |   | DIF      | PLL       |                 |
|-------------|---------|----------------|---|----------|-----------|-----------------|
|             |         | OEx bit        |   | True O/P | Comp. O/P | FLL             |
| 0           | Х       | Х              | Х | Low      | Low       | Off             |
| 1           | Running | 0              | Х | Low      | Low       | On <sup>1</sup> |
| 1           | Running | 1              | 0 | Running  | Running   | On <sup>1</sup> |
| 1           | Running | 1              | 1 | Low      | Low       | On <sup>1</sup> |

1. If Bypass mode is selected, the PLL will be off, and outputs will be running.

#### **Power Connections**

| Pin Numb | Pin Number  |                       |  |  |  |
|----------|-------------|-----------------------|--|--|--|
| VDD      | GND         | Description           |  |  |  |
| 4        | 7           | Input receiver analog |  |  |  |
| 9        | 8           | Digital Power         |  |  |  |
| 16, 25   | 15,20,26,30 | DIF outputs           |  |  |  |
| 21       | 20          | PLL Analog            |  |  |  |

#### **Frequency Select Table**

| FSEL         | CLK_IN   | DIFx     |  |  |  |  |  |  |
|--------------|----------|----------|--|--|--|--|--|--|
| Byte3 [4:3]  | (MHz)    | (MHz)    |  |  |  |  |  |  |
| 00 (Default) | 100.00   | CLK_IN   |  |  |  |  |  |  |
| 01           | 50.00    | CLK_IN   |  |  |  |  |  |  |
| 10           | 125.00   | CLK_IN   |  |  |  |  |  |  |
| 11           | Reserved | Reserved |  |  |  |  |  |  |

#### **PLL Operating Mode**

|                 |           | Byte1 [7:6] | Byte1 [4:3] |
|-----------------|-----------|-------------|-------------|
| HiBW_BypM_LoBW# | MODE      | Readback    | Control     |
| 0               | PLL Lo BW | 00          | 00          |
| М               | Bypass    | 01          | 01          |
| 1               | PLL Hi BW | 11          | 11          |

# **Pin Descriptions**

| Pin# | Pin Name          | Туре       | Pin Description                                                                      |
|------|-------------------|------------|--------------------------------------------------------------------------------------|
| 1    | ^vHIBW_BYPM_LOBW# | LATCHED IN | Trilevel input to select High BW, Bypass or Low BW mode.                             |
| 1    | VHIBW_BYPNI_LOBW# |            | See PLL Operating Mode Table for Details.                                            |
| 2    | FB_DNC            | DNC        | True clock of differential feedback. The feedback output and feedback input are      |
| 2    |                   | DINC       | connected internally on this pin. Do not connect anything to this pin.               |
| 3    | FB_DNC#           | DNC        | Complement clock of differential feedback. The feedback output and feedback          |
| 5    |                   | DINC       | input are connected internally on this pin. Do not connect anything to this pin.     |
| 4    | VDDR1.8           | PWR        | 1.8V power for differential input clock (receiver). This VDD should be treated as    |
| -    | _                 |            | an Analog power rail and filtered appropriately.                                     |
| 5    | CLK_IN            | IN         | True Input for differential reference clock.                                         |
| 6    | CLK_IN#           | IN         | Complementary Input for differential reference clock.                                |
| 7    | GNDR              | GND        | Analog Ground pin for the differential input (receiver)                              |
| 8    | GNDDIG            | GND        | Ground pin for digital circuitry                                                     |
| 9    | VDDDIG1.8         | PWR        | 1.8V digital power (dirty power)                                                     |
| 10   | SCLK_3.3          | IN         | Clock pin of SMBus circuitry, 3.3V tolerant.                                         |
| 11   | SDATA_3.3         | I/O        | Data pin for SMBus circuitry, 3.3V tolerant.                                         |
| 12   | vOE0#             | IN         | Active low input for enabling DIF pair 0. This pin has an internal pull-down.        |
|      |                   |            | 1 =disable outputs, 0 = enable outputs                                               |
| 13   | DIF0              | OUT        | Differential true clock output                                                       |
| 14   | DIF0#             | OUT        | Differential Complementary clock output                                              |
| 15   | GND               | GND        | Ground pin.                                                                          |
| 16   | VDDO1.8           | PWR        | Power supply for outputs, nominally 1.8V.                                            |
| 17   | vOE1#             | IN         | Active low input for enabling DIF pair 1. This pin has an internal pull-down.        |
|      | _                 |            | 1 =disable outputs, 0 = enable outputs                                               |
| 18   | DIF1              | OUT        | Differential true clock output                                                       |
| 19   | DIF1#             | OUT        | Differential Complementary clock output                                              |
| 20   | GNDA              | GND        | Ground pin for the PLL core.                                                         |
| 21   | VDDA1.8           | PWR        | 1.8V power for the PLL core.                                                         |
| 22   | DIF2              | OUT        | Differential true clock output                                                       |
| 23   | DIF2#             | OUT        | Differential Complementary clock output                                              |
| 24   | vOE2#             | IN         | Active low input for enabling DIF pair 2. This pin has an internal pull-down.        |
|      |                   | D14/D      | 1 =disable outputs, 0 = enable outputs                                               |
| 25   | VDDO1.8           | PWR        | Power supply for outputs, nominally 1.8V.                                            |
| 26   | GND               | GND        | Ground pin.                                                                          |
| 27   | DIF3              | OUT        | Differential true clock output                                                       |
| 28   | DIF3#             | OUT        | Differential Complementary clock output                                              |
| 29   | vOE3#             | IN         | Active low input for enabling DIF pair 3. This pin has an internal pull-down.        |
| 20   | GND               |            | 1 =disable outputs, 0 = enable outputs                                               |
| 30   | UND               | GND        | Ground pin.                                                                          |
| 0.1  |                   | IN         | Input notifies device to sample latched inputs and start up on first high assertion. |
| 31   | ^CKPWRGD_PD#      | IN         | Low enters Power Down Mode, subsequent high assertions exit Power Down               |
|      |                   |            | Mode. This pin has internal pull-up resistor.                                        |
| 32   | ^SADR_tri         | LATCHED IN | Tri-level latch to select SMBus Address. See SMBus Address Selection Table.          |
| L    |                   |            |                                                                                      |

# **Test Loads**



# **Driving LVDS**



#### Driving LVDS inputs with the 9DBV0441

|           | , v                            | Value            |      |  |
|-----------|--------------------------------|------------------|------|--|
|           | Receiver has Receiver does not |                  |      |  |
| Component | termination                    | have termination | Note |  |
| R7a, R7b  | 10K ohm                        | 140 ohm          |      |  |
| R8a, R8b  | 5.6K ohm                       | 75 ohm           |      |  |
| Cc        | 0.1 uF                         | 0.1 uF           |      |  |
| Vcm       | 1.2 volts                      | 1.2 volts        |      |  |

# **Absolute Maximum Ratings**

Stresses above the ratings listed below can cause permanent damage to the 9DBV0441. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

| PARAMETER                 | SYMBOL          | CONDITIONS                | MIN  | TYP | МАХ            | UNITS | NOTES |
|---------------------------|-----------------|---------------------------|------|-----|----------------|-------|-------|
| 1.8V Supply Voltage       | VDDxx           | Applies to all VDD pins   | -0.5 |     | 2.5            | V     | 1,2   |
| Input Voltage             | V <sub>IN</sub> |                           | -0.5 |     | $V_{DD}$ +0.5V | V     | 1, 3  |
| Input High Voltage, SMBus | VIHSMB          | SMBus clock and data pins |      |     | 3.6V           | V     | 1     |
| Storage Temperature       | Ts              |                           | -65  |     | 150            | °C    | 1     |
| Junction Temperature      | Tj              |                           |      |     | 125            | °C    | 1     |
| Input ESD protection      | ESD prot        | Human Body Model          | 2000 |     |                | V     | 1     |

<sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>2</sup> Operation under these conditions is neither implied nor guaranteed.

<sup>3</sup> Not to exceed 2.5V.

#### **Electrical Characteristics–Clock Input Parameters**

TA = T<sub>COM</sub> or T<sub>IND;</sub> Supply Voltage per VDD of normal operation conditions, See Test Loads for Loading Conditions

|                                       | 3                  |                                                               | J                     |     |      |       |       |
|---------------------------------------|--------------------|---------------------------------------------------------------|-----------------------|-----|------|-------|-------|
| PARAMETER                             | SYMBOL             | CONDITIONS                                                    | MIN                   | TYP | MAX  | UNITS | NOTES |
| Input High Voltage - DIF_IN           | V <sub>IHDIF</sub> | Differential inputs<br>(single-ended measurement)             | 600                   | 800 | 1150 | mV    | 1     |
| Input Low Voltage - DIF_IN            | V <sub>ILDIF</sub> | Differential inputs<br>(single-ended measurement)             | V <sub>SS</sub> - 300 | 0   | 300  | mV    | 1,3   |
| Input Common Mode<br>Voltage - DIF_IN | V <sub>COM</sub>   | Common Mode Input Voltage                                     | 300                   |     | 725  | mV    | 1     |
| Input Amplitude - DIF_IN              | V <sub>SWING</sub> | Peak to Peak value (V <sub>IHDIF</sub> - V <sub>ILDIF</sub> ) | 300                   |     | 1450 | mV    | 1     |
| Input Slew Rate - DIF_IN              | dv/dt              | Measured differentially                                       | 0.4                   |     |      | V/ns  | 1,2   |
| Input Leakage Current                 | I <sub>IN</sub>    | $V_{IN} = V_{DD}$ , $V_{IN} = GND$                            | -5                    |     | 5    | uA    | 1     |
| Input Duty Cycle                      | d <sub>tin</sub>   | Measurement from differential wavefrom                        | 45                    |     | 55   | %     | 1     |
| Input Jitter - Cycle to Cycle         | J <sub>DIFIn</sub> | Differential Measurement                                      | 0                     |     | 150  | ps    | 1     |

<sup>1</sup> Guaranteed by design and characterization, not 100% tested in production.

<sup>2</sup> Slew rate measured through +/-75mV window centered around differential zero

<sup>3</sup> The device can be driven from a single ended clock by driving the true clock and biasing the complement clock input to the  $V_{BIAS}$ , where  $V_{BIAS}$  is ( $V_{IHHIGH} - V_{IHLOW}$ )/2

# Electrical Characteristics–Input/Supply/Common Parameters–Normal Operating Conditions

TA = T<sub>COM</sub> or T<sub>IND:</sub> Supply Voltage per VDD of normal operation conditions, See Test Loads for Loading Conditions

| PARAMETER                                           | SYMBOL              | CONDITIONS                                                                                                                                                 | MIN                   | TYP    | MAX                   | UNITS  | NOTES |
|-----------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------|-----------------------|--------|-------|
| 1.8V Supply Voltage                                 | VDD                 | Supply voltage for core, analog and LVCMOS<br>outputs                                                                                                      | 1.7                   | 1.8    | 1.9                   | V      | 1     |
| Ambient Operating                                   | T <sub>COM</sub>    | Commmercial range                                                                                                                                          | 0                     | 25     | 70                    | °C     | 1     |
| Temperature                                         | T <sub>IND</sub>    | Industrial range                                                                                                                                           | -40                   | 25     | 85                    | °C     | 1     |
| Input High Voltage                                  | V <sub>IH</sub>     | Single-ended inputs, except SMBus, low threshold<br>and tri-level inputs                                                                                   | 0.65 V <sub>DD</sub>  |        | V <sub>DD</sub> + 0.3 | V      | 1     |
| Input Low Voltage                                   | V <sub>IL</sub>     | Single-ended inputs, except SMBus, low threshold<br>and tri-level inputs                                                                                   | -0.3                  |        | $0.35 \ V_{DD}$       | V      | 1     |
| Schmitt Trigger Postive<br>Going Threshold Voltage  | $V_{T+}$            | Single-ended inputs, where indicated                                                                                                                       | $0.4 V_{DD}$          |        | $0.7 \ V_{DD}$        | V      | 1     |
| Schmitt Trigger Negative<br>Going Threshold Voltage | V <sub>T-</sub>     | Single-ended inputs, where indicated                                                                                                                       | 0.1 V <sub>DD</sub>   |        | $0.4 \ V_{DD}$        | V      | 1     |
| Hysteresis Voltage                                  | V <sub>H</sub>      | V <sub>T+</sub> - V <sub>T-</sub>                                                                                                                          | 0.1 V <sub>DD</sub>   |        | $0.4 V_{DD}$          | V      | 1     |
| Output High Voltage                                 | V <sub>IH</sub>     | Single-ended outputs, except SMBus. $I_{OH} = -2mA$                                                                                                        | V <sub>DD</sub> -0.45 |        |                       | V      | 1     |
| Outputt Low Voltage                                 | V <sub>IL</sub>     | Single-ended outputs, except SMBus. I <sub>OL</sub> = -2mA                                                                                                 |                       |        | 0.45                  | V      | 1     |
|                                                     | I <sub>IN</sub>     | Single-ended inputs, $V_{IN} = GND$ , $V_{IN} = VDD$                                                                                                       | -5                    |        | 5                     | uA     | 1     |
| Input Current                                       | I <sub>INP</sub>    | Single-ended inputs<br>$V_{IN} = 0 \text{ V}$ ; Inputs with internal pull-up resistors<br>$V_{IN} = \text{VDD}$ ; Inputs with internal pull-down resistors | -200                  |        | 200                   | uA     | 1     |
|                                                     | F <sub>ibyp</sub>   | Bypass mode                                                                                                                                                | 1                     |        | 200                   | MHz    | 2     |
| Input Frequency                                     | F <sub>ipl100</sub> | 100MHz PLL mode                                                                                                                                            | 60                    | 100.00 | 110                   | MHz    | 2     |
| Input Frequency                                     | F <sub>ipl125</sub> | 125MHz PLL mode                                                                                                                                            | 75                    | 125.00 | 137.5                 | MHz    | 2     |
|                                                     | F <sub>ipll62</sub> | 50MHz PLL mode                                                                                                                                             | 30                    | 50.00  | 55                    | MHz    | 2     |
| Pin Inductance                                      | L <sub>pin</sub>    |                                                                                                                                                            |                       |        | 7                     | nH     | 1     |
|                                                     | CIN                 | Logic Inputs, except DIF_IN                                                                                                                                | 1.5                   |        | 5                     | рF     | 1     |
| Capacitance                                         | CINDIF_IN           | DIF_IN differential clock inputs                                                                                                                           | 1.5                   |        | 2.7                   | pF     | 1,4   |
|                                                     | C <sub>OUT</sub>    | Output pin capacitance                                                                                                                                     |                       |        | 6                     | pF     | 1     |
| Clk Stabilization                                   | T <sub>STAB</sub>   | From $V_{DD}$ Power-Up and after input clock stabilization or de-assertion of PD# to 1st clock                                                             |                       | 0.6    | 1                     | ms     | 1,2   |
| Input SS Modulation<br>Frequency                    | f <sub>MODIN</sub>  | Allowable Frequency<br>(Triangular Modulation)                                                                                                             | 30                    | 31.500 | 33                    | kHz    | 1     |
| OE# Latency                                         | t <sub>LATOE#</sub> | DIF start after OE# assertion<br>DIF stop after OE# deassertion                                                                                            | 1                     |        | 3                     | clocks | 1,3   |
| Tdrive_PD#                                          | t <sub>DRVPD</sub>  | DIF output enable after<br>PD# de-assertion                                                                                                                |                       |        | 300                   | us     | 1,3   |
| Tfall                                               | t <sub>F</sub>      | Fall time of single-ended control inputs                                                                                                                   |                       |        | 5                     | ns     | 1,2   |
| Trise                                               | t <sub>R</sub>      | Rise time of single-ended control inputs                                                                                                                   |                       |        | 5                     | ns     | 1,2   |
| SMBus Input Low Voltage                             | VILSMB              |                                                                                                                                                            |                       |        | 0.8                   | V      | 1     |
| SMBus Input High Voltage                            | VIHSMB              |                                                                                                                                                            | 2.1                   |        | 3.6                   | V      | 1     |
| SMBus Output Low Voltage                            | V <sub>OLSMB</sub>  | @ I <sub>PULLUP</sub>                                                                                                                                      |                       |        | 0.4                   | V      | 1     |
| SMBus Sink Current                                  | I <sub>PULLUP</sub> | @ V <sub>OL</sub>                                                                                                                                          | 4                     |        |                       | mA     | 1     |
| Nominal Bus Voltage                                 | V <sub>DDSMB</sub>  | 3.3V bus voltage                                                                                                                                           | 2.7                   |        | 3.6                   | V      | 1     |
| SCLK/SDATA Rise Time                                | t <sub>RSMB</sub>   | (Max VIL - 0.15) to (Min VIH + 0.15)                                                                                                                       |                       |        | 1000                  | ns     | 1     |
| SCLK/SDATA Fall Time                                | t <sub>FSMB</sub>   | (Min VIH + 0.15) to (Max VIL - 0.15)                                                                                                                       |                       |        | 300                   | ns     | 1     |
| SMBus Operating<br>Frequency                        | f <sub>MAXSMB</sub> | Maximum SMBus operating frequency                                                                                                                          |                       |        | 400                   | kHz    | 1,5   |

<sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

 $^2\mbox{Control}$  input must be monotonic from 20% to 80% of input swing.

<sup>3</sup>Time from deassertion until outputs are >200 mV

<sup>4</sup>DIF\_IN input

<sup>5</sup>The differential input clock must be running for the SMBus to be active

# **Electrical Characteristics–DIF 0.7V Low Power HCSL Outputs**

TA = T<sub>COM</sub> or T<sub>IND</sub>; Supply Voltage per VDD of normal operation conditions, See Test Loads for Loading Conditions

| 00W - IND, I-F J       |                   |                                                                                         | Ű    |      |      |       |         |
|------------------------|-------------------|-----------------------------------------------------------------------------------------|------|------|------|-------|---------|
| PARAMETER              | SYMBOL            | CONDITIONS                                                                              | MIN  | TYP  | MAX  | UNITS | NOTES   |
| Slew rate              | Trf               | Scope averaging on 3.0V/ns setting                                                      | 1.1  | 2    | 3    | V/ns  | 1, 2, 3 |
| Slew fale              | 111               | Scope averaging on 2.0V/ns setting                                                      | 1.9  | 3    | 4    | V/ns  | 1, 2, 3 |
| Slew rate matching     | ∆Trf              | Slew rate matching, Scope averaging on                                                  |      | 7    | 20   | %     | 1, 2, 4 |
| Voltage High           | V <sub>HIGH</sub> | Statistical measurement on single-ended signal using oscilloscope math function. (Scope | 660  | 774  | 850  | mV    | 1,7     |
| Voltage Low            | V <sub>LOW</sub>  | averaging on)                                                                           |      | 18   | 150  |       | 1,7     |
| Max Voltage            | Vmax              | Measurement on single ended signal using                                                |      | 821  | 1150 | mV    | 1       |
| Min Voltage            | Vmin              | absolute value. (Scope averaging off)                                                   | -300 | -15  |      | mv    | 1       |
| Vswing                 | Vswing            | Scope averaging off                                                                     | 300  | 1536 |      | mV    | 1,2,7   |
| Crossing Voltage (abs) | Vcross_abs        | Scope averaging off                                                                     | 250  | 414  | 550  | mV    | 1,5,7   |
| Crossing Voltage (var) | ∆-Vcross          | Scope averaging off                                                                     |      | 13   | 140  | mV    | 1, 6    |

<sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>2</sup> Measured from differential waveform

<sup>3</sup> Slew rate is measured through the Vswing voltage range centered around differential 0V. This results in a +/-150mV window around differential 0V.

<sup>4</sup> Matching applies to rising edge rate for Clock and falling edge rate for Clock#. It is measured using a +/-75mV window centered on the average cross point where Clock rising meets Clock# falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations.

<sup>5</sup> Vcross is defined as voltage where Clock = Clock# measured on a component test board and only applies to the differential rising edge (i.e. Clock rising and Clock# falling).

<sup>6</sup> The total variation of all Vcross measurements in any particular system. Note that this is a subset of Vcross\_min/max (Vcross absolute) allowed. The intent is to limit Vcross induced modulation by setting Δ-Vcross to be smaller than Vcross absolute.

<sup>7</sup> At default SMBus settings.

# **Electrical Characteristics–Current Consumption**

TA = T<sub>COM</sub> or T<sub>IND;</sub> Supply Voltage per VDD of normal operation conditions, See Test Loads for Loading Conditions

| PARAMETER                | SYMBOL             | CONDITIONS                         | MIN | TYP | MAX | UNITS | NOTES |
|--------------------------|--------------------|------------------------------------|-----|-----|-----|-------|-------|
| Operating Supply Current | I <sub>DDAOP</sub> | VDDA+VDDR, PLL Mode, @100MHz       |     | 11  | 15  | mA    | 1     |
|                          | I <sub>DDOP</sub>  | VDD1.8, All outputs active @100MHz |     | 25  | 35  | mA    | 1     |
| Powerdown Current        | I <sub>DDAPD</sub> | VDDA+VDDR, PLL Mode, @100MHz       |     |     | 1   | mA    | 1,2   |
|                          | I <sub>DDPD</sub>  | VDD1.8, Outputs Low/Low            |     |     | 1.2 | mA    | 1, 2  |

<sup>1</sup> Guaranteed by design and characterization, not 100% tested in production.

<sup>2</sup> Input clock stopped.

# Electrical Characteristics–Output Duty Cycle, Jitter, Skew and PLL Characterisitics

TA = T<sub>COM</sub> or T<sub>IND</sub>: Supply Voltage per VDD of normal operation conditions, See Test Loads for Loading Conditions

|                        | 0 1                   |                                              |                                                                                                                                                                                                                                                                                                                                                                                                            | 0    |      |                                                            |       |
|------------------------|-----------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------------------------------------------------------------|-------|
| PARAMETER              | SYMBOL                | CONDITIONS                                   | MIN                                                                                                                                                                                                                                                                                                                                                                                                        | TYP  | MAX  | UNITS                                                      | NOTES |
| PLL Bandwidth          | BW                    | -3dB point in High BW Mode                   | 2                                                                                                                                                                                                                                                                                                                                                                                                          | 2.7  | 4    | MHz                                                        | 1,5   |
| FLL Bandwidth          | DVV                   | -3dB point in Low BW Mode                    | 1                                                                                                                                                                                                                                                                                                                                                                                                          | 1.4  | 2    | MHz<br>MHz<br>dB<br>%<br>%<br>0 ps<br>ps<br>ps<br>ps<br>ps | 1,5   |
| PLL Jitter Peaking     | t <sub>JPEAK</sub>    | Peak Pass band Gain                          |                                                                                                                                                                                                                                                                                                                                                                                                            | 1.2  | 2    | dB                                                         | 1     |
| Duty Cycle             | t <sub>DC</sub>       | Measured differentially, PLL Mode            | 45                                                                                                                                                                                                                                                                                                                                                                                                         | 50.1 | 55   | %                                                          | 1     |
| Duty Cycle Distortion  | t <sub>DCD</sub>      | Measured differentially, Bypass Mode @100MHz | -1                                                                                                                                                                                                                                                                                                                                                                                                         | 0    | 1    | %                                                          | 1,3   |
| Skew, Input to Output  | t <sub>pdBYP</sub>    | Bypass Mode, V <sub>T</sub> = 50%            | 3000                                                                                                                                                                                                                                                                                                                                                                                                       | 3600 | 4500 | ps                                                         | 1     |
| Skew, input to Output  | t <sub>pdPLL</sub>    | PLL Mode V <sub>T</sub> = 50%                | 0                                                                                                                                                                                                                                                                                                                                                                                                          | 92   | 200  | MHz<br>MHz<br>dB<br>%<br>%<br>ps<br>ps<br>ps<br>ps         | 1,4   |
| Skew, Output to Output | t <sub>sk3</sub>      | V <sub>T</sub> = 50%                         |                                                                                                                                                                                                                                                                                                                                                                                                            | 28   | 50   | ps                                                         | 1,4   |
| litter Ovele te evele  | +                     | PLL mode                                     |                                                                                                                                                                                                                                                                                                                                                                                                            | 16   | 50   | ps                                                         | 1,2   |
| Jitter, Cycle to cycle | t <sub>jcyc-cyc</sub> | Additive Jitter in Bypass Mode               | ured differentially, PLL Mode         45         50.1         55         %           ferentially, Bypass Mode @100MHz         -1         0         1         %           typass Mode, $V_T = 50\%$ 3000         3600         4500         ps           PLL Mode $V_T = 50\%$ 0         92         200         ps $V_T = 50\%$ 28         50         ps           PLL mode         16         50         ps | 1,2  |      |                                                            |       |

<sup>1</sup> Guaranteed by design and characterization, not 100% tested in production.

<sup>2</sup> Measured from differential waveform

<sup>3</sup> Duty cycle distortion is the difference in duty cycle between the output and the input clock when the device is operated in bypass mode.

<sup>4</sup> All outputs at default slew rate

<sup>5</sup> The MIN/TYP/MAX values of each BW setting track each other, i.e., Low BW MAX will never occur with Hi BW MIN.

#### **Electrical Characteristics–Phase Jitter Parameters**

TA = T<sub>COM</sub> or T<sub>IND</sub>; Supply Voltage per VDD of normal operation conditions, See Test Loads for Loading Conditions

|                                                  |                        |                                                                                          |     |      |     | INDUSTRY |             |             |
|--------------------------------------------------|------------------------|------------------------------------------------------------------------------------------|-----|------|-----|----------|-------------|-------------|
| PARAMETER                                        | SYMBOL                 | CONDITIONS                                                                               | MIN | TYP  | MAX | LIMIT    | UNITS       | Notes       |
| Phase Jitter, PLL Mode<br>Additive Phase Jitter, | t <sub>jphPCleG1</sub> | PCIe Gen 1                                                                               |     | 34   | 52  | 86       | ps (p-p)    | 1,2,3       |
|                                                  | +                      | PCIe Gen 2 Lo Band<br>10kHz < f < 1.5MHz                                                 |     | 0.9  | 1.4 | 3        | ps<br>(rms) | 1,2         |
| Phase Jitter, PLL Mode                           | t <sub>jphPCleG2</sub> | PCIe Gen 2 High Band<br>1.5MHz < f < Nyquist (50MHz)                                     |     | 2.2  | 2.5 | 3.1      | ps<br>(rms) | 1,2         |
|                                                  | t <sub>jphPCleG3</sub> | PCIe Gen 3<br>(PLL BW of 2-4MHz, CDR = 10MHz)                                            |     | 0.5  | 0.6 | 1        | ps<br>(rms) | 1,2,4       |
|                                                  | t <sub>jphSGMII</sub>  | 125MHz, 1.5MHz to 20MHz, -20dB/decade<br>rollover < 1.5MHz, -40db/decade rolloff > 10MHz |     | 1.9  | 2   | NA       | ps<br>(rms) | 1,6         |
|                                                  | t <sub>jphPCleG1</sub> | PCIe Gen 1                                                                               |     | 0.6  | 5   | N/A      | ps (p-p)    | 1,2,3       |
|                                                  | +                      | PCIe Gen 2 Lo Band<br>10kHz < f < 1.5MHz                                                 |     | 0.1  | 0.3 | N/A      | ps<br>(rms) | 1,2,5       |
| Additive Phase Jitter,<br>Bypass Mode            | t <sub>jphPCleG2</sub> | PCIe Gen 2 High Band<br>1.5MHz < f < Nyquist (50MHz)                                     |     | 0.05 | 0.1 | N/A      | ps<br>(rms) | 1,2,5       |
|                                                  | t <sub>jphPCleG3</sub> | PCIe Gen 3<br>(PLL BW of 2-4MHz, CDR = 10MHz)                                            |     | 0.05 | 0.1 | N/A      | ps<br>(rms) | 1,2,4,<br>5 |
|                                                  | t <sub>jphSGMII</sub>  | 125MHz, 1.5MHz to 10MHz, -20dB/decade<br>rollover < 1.5MHz, -40db/decade rolloff > 10MHz |     | 0.15 | 0.3 | N/A      | ps<br>(rms) | 1,6         |

<sup>1</sup> Applies to all outputs, with device driven by 9FG432AKLF or equivalent.

<sup>2</sup> See http://www.pcisig.com for complete specs

<sup>3</sup> Sample size of at least 100K cycles. This figures extrapolates to 108ps pk-pk @ 1M cycles for a BER of 1-12.

<sup>4</sup> Subject to final ratification by PCI SIG.

<sup>5</sup> For RMS figures, additive jitter is calculated by solving the following equation: Additive jitter = SQRT[(total jitter)^2 - (input jitter)^2]

<sup>6</sup> Applies to all differential outputs

# **General SMBus Serial Interface Information**

#### How to Write

- Controller (host) sends a start bit
- · Controller (host) sends the write address
- IDT clock will acknowledge
- Controller (host) sends the beginning byte location = N
- IDT clock will acknowledge
- Controller (host) sends the byte count = X
- IDT clock will acknowledge
- Controller (host) starts sending Byte N through Byte N+X-1
- IDT clock will acknowledge each byte one at a time

Index Block Write Operation

• Controller (host) sends a Stop bit

#### How to Read

- Controller (host) will send a start bit
- Controller (host) sends the write address
- IDT clock will acknowledge
- Controller (host) sends the beginning byte location = N
- IDT clock will acknowledge
- · Controller (host) will send a separate start bit
- · Controller (host) sends the read address
- IDT clock will acknowledge
- IDT clock will send the data byte count = X
- IDT clock sends Byte N+X-1
- IDT clock sends Byte 0 through Byte X (if X<sub>(H)</sub> was written to Byte 8)
- Controller (host) will need to acknowledge each byte
- Controller (host) will send a not acknowledge bit
- Controller (host) will send a stop bit

| Co  | ntroller (Host) |        | IDT (Slave/Receiver |
|-----|-----------------|--------|---------------------|
| т   | starT bit       | -      |                     |
| -   |                 | _      |                     |
|     | lave Address    | _      |                     |
| WR  | WRite           | _      |                     |
|     |                 | _      | ACK                 |
| Beg | inning Byte = N | _      |                     |
|     |                 |        | ACK                 |
| RT  | Repeat starT    |        |                     |
| S   | lave Address    |        |                     |
| RD  | ReaD            |        |                     |
|     |                 |        | ACK                 |
|     |                 |        |                     |
|     |                 |        | Data Byte Count=X   |
|     | ACK             |        |                     |
|     |                 |        | Beginning Byte N    |
|     | ACK             |        |                     |
|     |                 | e      | 0                   |
|     | 0               | X Byte | 0                   |
|     | 0               | ×      | 0                   |
|     | 0               | 1      |                     |
|     | -               | 1      | Byte N + X - 1      |
| Ν   | Not acknowledge |        |                     |
| Р   | stoP bit        | 1      |                     |

| 0         |            |        |                      |
|-----------|------------|--------|----------------------|
| Control   | er (Host)  | -      | IDT (Slave/Receiver) |
| Т         | starT bit  |        |                      |
| Slave     | Address    |        |                      |
| WR        | WRite      |        |                      |
|           |            |        | ACK                  |
| Beginnin  | g Byte = N |        |                      |
|           |            |        | ACK                  |
| Data Byte | Count = X  |        |                      |
|           |            |        | ACK                  |
| Beginnir  | ng Byte N  |        |                      |
|           |            |        | ACK                  |
| 0         |            | ×      |                      |
| 0         |            | X Byte | 0                    |
| 0         |            | Ō      | 0                    |
|           |            |        | 0                    |
| Byte N    | l + X - 1  |        |                      |
|           |            |        | ACK                  |
| Р         | stoP bit   |        |                      |

Note: SMBus Address is Latched on SADR pin.

#### SMBus Table: Output Enable Register <sup>1</sup>

| Byte 0 | Name     | Control Function                 | Туре | 0       | 1       | Default |
|--------|----------|----------------------------------|------|---------|---------|---------|
| Bit 7  |          | Reserved                         | 1    |         |         | 1       |
| Bit 6  | DIF OE3  | Output Enable                    | RW   | Low/Low | Enabled | 1       |
| Bit 5  | DIF OE2  | Output Enable RW Low/Low Enabled |      | 1       |         |         |
| Bit 4  | Reserved |                                  |      |         |         |         |
| Bit 3  | DIF OE1  | Output Enable                    | RW   | Low/Low | Enabled | 1       |
| Bit 2  |          | Reserved                         | 1    |         |         | 1       |
| Bit 1  | DIF OE0  | Output Enable                    | RW   | Low/Low | Enabled | 1       |
| Bit 0  | Reserved |                                  |      |         |         |         |

1. A low on these bits will overide the OE# pin and force the differential output Low/Low

#### SMBus Table: PLL Operating Mode and Output Amplitude Control Register

| Byte 1 | Name            | Control Function Type 0 1     |                                                                             | Default                      |                |       |
|--------|-----------------|-------------------------------|-----------------------------------------------------------------------------|------------------------------|----------------|-------|
| Bit 7  | PLLMODERB1      | PLL Mode Readback Bit 1       | R                                                                           | See PLL Operat               | ing Mode Table | Latch |
| Bit 6  | PLLMODERB0      | PLL Mode Readback Bit 0       | R                                                                           |                              |                | Latch |
| Bit 5  | PLLMODE_SWCNTRL | Enable SW control of PLL Mode | LL Mode RW Values in B1[7:6] Values in B1[4:3]<br>set PLL Mode set PLL Mode |                              | 0              |       |
| Bit 4  | PLLMODE1        | PLL Mode Control Bit 1        | RW <sup>1</sup>                                                             | See PLL Operating Mode Table |                | 0     |
| Bit 3  | PLLMODE0        | PLL Mode Control Bit 0        | RW <sup>1</sup>                                                             | See FLL Operat               |                | 0     |
| Bit 2  |                 | Reserved                      |                                                                             |                              |                | 1     |
| Bit 1  | AMPLITUDE 1     | Controls Output Amplitude     | RW                                                                          | 00 = 0.6V                    | 01 = 0.7V      | 1     |
| Bit 0  | AMPLITUDE 0     |                               | RW                                                                          | 10= 0.8V                     | 11 = 0.9V      | 0     |

1. B1[5] must be set to a 1 for these bits to have any effect on the part.

#### SMBus Table: DIF Slew Rate Control Register

| Byte 2 | Name             | Control Function                                      | Туре                                 | 0      | 1      | Default |
|--------|------------------|-------------------------------------------------------|--------------------------------------|--------|--------|---------|
| Bit 7  | Reserved         |                                                       |                                      |        |        |         |
| Bit 6  | SLEWRATESEL DIF3 | Slew Rate Selection                                   | Slew Rate Selection RW 2 V/ns 3 V/ns |        |        |         |
| Bit 5  | SLEWRATESEL DIF2 | SLEWRATESEL DIF2 Slew Rate Selection RW 2 V/ns 3 V/ns |                                      |        |        |         |
| Bit 4  | Reserved         |                                                       |                                      |        |        |         |
| Bit 3  | SLEWRATESEL DIF1 | Slew Rate Selection                                   | RW                                   | 2 V/ns | 3 V/ns | 1       |
| Bit 2  |                  | Reserved                                              |                                      |        |        | 1       |
| Bit 1  | SLEWRATESEL DIF0 | Slew Rate Selection                                   | RW                                   | 2 V/ns | 3 V/ns | 1       |
| Bit 0  | Reserved         |                                                       |                                      |        |        |         |

#### SMBus Table: Frequency Select Control Register

| Byte 3 | Name           | Control Function                    | Control Function Type 0 1             |                                                       | Default        |   |  |
|--------|----------------|-------------------------------------|---------------------------------------|-------------------------------------------------------|----------------|---|--|
| Bit 7  | Reserved       |                                     |                                       |                                                       |                |   |  |
| Bit 6  |                | Reserved                            |                                       |                                                       |                |   |  |
| Bit 5  | FREQ_SEL_EN    | Enable SW selection of<br>frequency | RW                                    | SW frequencySW frequencychange disabledchange enabled |                | 0 |  |
| Bit 4  | FSEL1          | Freq. Select Bit 1                  | RW <sup>1</sup>                       | See Frequency                                         | 0              |   |  |
| Bit 3  | FSEL0          | Freq. Select Bit 0                  | RW <sup>1</sup>                       | See Trequency                                         | y Select Table | 0 |  |
| Bit 2  |                | Reserved                            |                                       |                                                       |                | 1 |  |
| Bit 1  | Reserved       |                                     |                                       |                                                       |                | 1 |  |
| Bit 0  | SLEWRATESEL FB | Adjust Slew Rate of FB              | Adjust Slew Rate of FB RW 2V/ns 3V/ns |                                                       | 1              |   |  |

1. B3[5] must be set to a 1 for these bits to have any effect on the part.

#### Byte 4 is Reserved and reads back 'hFF

#### SMBus Table: Revision and Vendor ID Register

| Byte 5 | Name | Control Function | Туре | 0          | 1 | Default |
|--------|------|------------------|------|------------|---|---------|
| Bit 7  | RID3 |                  | R    |            | 0 |         |
| Bit 6  | RID2 | Revision ID      | R    | A rev:     | 0 |         |
| Bit 5  | RID1 | Revision ID      | R    | Alev       | 0 |         |
| Bit 4  | RID0 | 1                | R    |            | 0 |         |
| Bit 3  | VID3 |                  | R    |            |   | 0       |
| Bit 2  | VID2 | VENDOR ID        | R    | 0001       |   | 0       |
| Bit 1  | VID1 | VENDOR ID        | R    | 0001 = IDT |   | 0       |
| Bit 0  | VID0 | Ţ                | R    |            | 1 |         |

#### SMBus Table: Device Type/Device ID

| Byte 6 | Name         | Control Function | Туре | 0                       | 1                          | Default |
|--------|--------------|------------------|------|-------------------------|----------------------------|---------|
| Bit 7  | Device Type1 | Device Type      | R    | 00 = FGV, 01 = DBV,     |                            | 0       |
| Bit 6  | Device Type0 | Device Type      | R    | 10 = DMV, 1             | 1                          |         |
| Bit 5  | Device ID5   |                  | R    |                         |                            | 0       |
| Bit 4  | Device ID4   |                  | R    | 000100 binary or 04 hex |                            | 0       |
| Bit 3  | Device ID3   | Device ID        | R    |                         |                            | 0       |
| Bit 2  | Device ID2   | Device iD        | R    |                         | 000100 billiary of 04 flex |         |
| Bit 1  | Device ID1   |                  | R    |                         |                            | 0       |
| Bit 0  | Device ID0   |                  | R    |                         |                            | 0       |

#### SMBus Table: Byte Count Register

| Byte 7 | Name     | Control Function       | Туре | 0                      | 1                     | Default |  |
|--------|----------|------------------------|------|------------------------|-----------------------|---------|--|
| Bit 7  | Reserved |                        |      |                        |                       |         |  |
| Bit 6  |          | Reserved               |      |                        |                       |         |  |
| Bit 5  | Reserved |                        |      |                        |                       |         |  |
| Bit 4  | BC4      |                        | RW   |                        |                       | 0       |  |
| Bit 3  | BC3      |                        | RW   | Writing to this regist | er will configure how | 1       |  |
| Bit 2  | BC2      | Byte Count Programming | RW   | many bytes will be r   | ead back, default is  | 0       |  |
| Bit 1  | BC1      |                        | RW   | = 8 b                  | ytes.                 | 0       |  |
| Bit 0  | BC0      |                        | RW   |                        |                       | 0       |  |

# **Marking Diagrams**



Notes:

- 1. "LOT" is the lot sequence number.
- 2. "COO" denotes country of origin.
- 3. YYWW is the last two digits of the year and week that the part was assembled.
- 4. Line 2: truncated part number
- 5. "L" denotes RoHS compliant package.
- 6. "I" denotes industrial temperature range device.

# **Thermal Characteristics**

| PARAMETER          | SYMBOL          | CONDITIONS                      | PKG                         | TYP<br>VALUE | UNITS | NOTES |
|--------------------|-----------------|---------------------------------|-----------------------------|--------------|-------|-------|
|                    | θ <sub>JC</sub> | Junction to Case                | 42<br>2.4<br>39<br>33<br>28 |              | °C/W  | 1     |
|                    | $\theta_{Jb}$   | Junction to Base                |                             |              | °C/W  | 1     |
| Thermal Resistance | $\theta_{JA0}$  | Junction to Air, still air      |                             |              | °C/W  | 1     |
| memai nesistance   | $\theta_{JA1}$  | Junction to Air, 1 m/s air flow |                             |              | °C/W  | 1     |
|                    | $\theta_{JA3}$  | Junction to Air, 3 m/s air flow |                             |              | °C/W  | 1     |
|                    | $\theta_{JA5}$  | Junction to Air, 5 m/s air flow |                             | 27           | °C/W  | 1     |

<sup>1</sup>ePad soldered to board

# Package Outline and Package Dimensions (NLG32)



| Symbol         | Min            | Max  |  |
|----------------|----------------|------|--|
| А              | 0.80           | 1.00 |  |
| A1             | 0              | 0.05 |  |
| A3             | 0.20 Reference |      |  |
| b              | 0.18           | 0.3  |  |
| е              | 0.50 BASIC     |      |  |
| D x E BASIC    | 5.00 x 5.00    |      |  |
| D2 MIN./MAX.   | 3.00           | 3.30 |  |
| E2 MIN./MAX.   | 3.00           | 3.30 |  |
| L MIN./MAX.    | 0.30           | 0.50 |  |
| N              | 32             |      |  |
| N <sub>D</sub> | 8              |      |  |
| N <sub>E</sub> | 8              |      |  |

# **Ordering Information**

| Part / Order Number | Shipping Packaging | Package    | Temperature   |  |
|---------------------|--------------------|------------|---------------|--|
| 9DBV0441AKLF        | Trays              | 32-pin MLF | 0 to +70° C   |  |
| 9DBV0441AKLFT       | Tape and Reel      | 32-pin MLF | 0 to +70° C   |  |
| 9DBV0441AKILF       | Trays              | 32-pin MLF | -40 to +85° C |  |
| 9DBV0441AKILFT      | Tape and Reel      | 32-pin MLF | -40 to +85° C |  |

"LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

"A" is the device revision designator (will not correlate with the datasheet revision).

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

9DBV0441

#### **Revision History**

| Rev. | Initiator | Issue Date | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Page #                   |
|------|-----------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| 0.1  | RDW       | 7/10/2012  | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -                        |
| A    | RDW       | 8/13/2012  | <ol> <li>Removed "Differential" from DS title and Recommended Application,<br/>corrected typo's in Description. Updated block diagram to indicate<br/>internal terminations.</li> <li>Corrected spelling error in pullup/pulldown text under pinout</li> <li>Updated all electrical tables and added "Industry Limit" column to<br/>"Phase Jitter Parameters".</li> <li>Updated Byte3[0] to be consistent with Byte 2. Updated Byte6[7:6]<br/>definition.</li> <li>Added thermal data to page 12.</li> <li>Added NLG32 to "Package Outline and Package Dimensions" on page<br/>13.</li> <li>Move to final.</li> </ol> | 1,2,5-<br>8,10,<br>12,13 |

#### Innovate with IDT and accelerate your future networks. Contact:

# www.IDT.com

#### For Sales

800-345-7015 408-284-8200 Fax: 408-284-2775

#### For Tech Support

www.idt.com/go/clockhelp pcclockhelp@idt.com

#### **Corporate Headquarters**

Integrated Device Technology, Inc. www.idt.com



© 2012 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT, ICS, and the IDT logo are trademarks of Integrated Device Technology, Inc. Accelerated Thinking is a service mark of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners. Printed in USA