**DATA SHEET** ## **General Description** The IDT8V41N012I is a PLL-based clock generator specifically designed for Cavium Networks Octeon II processors. This high performance device is optimized to generate the processor core reference clock, the PCI-Express, sRIO, XAUI, SerDes reference clocks and the clocks for both the Gigabit Ethernet MAC and PHY. The output frequencies are generated from a 25MHz external input source or an external 25MHz parallel resonant crystal. The industrial temperature range of the IDT8V41N012I supports telecommunication, networking, and storage requirements. ## **Pin Assignment** NOTE: Exposed pad must always be connected to GND. NOTE: Pin 1 is located at bottom left corner as shown. #### **Features** - Ten selectable 100MHz, 125MHz, 156.25MHz and 312.5MHz clocks for PCI Express, sRIO and GbE, HCSL interface levels - One single-ended QG LVCMOS/LVTTL clock output at 125MHz - One single-ended QF LVCMOS/LVTTL clock output at 50MHz - Two single-ended QREFx LVCMOS/LVTTL outputs at 25MHz - Selectable external crystal or differential (single-ended) input source - Crystal oscillator interface designed for 25MHz, parallel resonant crystal - Differential CLK, nCLK input pair that can accept: LVPECL, LVDS, LVHSTL, HCSL input levels - Internal resistor bias on nCLK pin allows the user to drive CLK input with external single-ended (LVCMOS/ LVTTL) input levels - Supply Modes, (125MHz QG output and 25MHz QREFx outputs): Core / Output 3.3V / 3.3V 3.3V / 2.5V - Supply Modes, (HCSL outputs, and 50MHz QF output): Core / Output 3.3V / 3.3V - -40°C to 85°C ambient operating temperature - Lead-free (RoHS 6) packaging 1 ## **Block Diagram** # **Pin Descriptions and Characteristics** **Table 1. Pin Descriptions** | Number | Name | Туре | | Description | | | |------------------------------------------------|-----------------------|--------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | OE_REF | Input | Pullup | Active HIGH output enable for QREF0 and QREF1 outputs. LVCMOS/LVTTL interface levels. 0 = QREF0, QREF1 outputs disabled/high impedance 1 = QREF0, QREF1 outputs enabled (default) | | | | 2 | V <sub>DDO_QREF</sub> | Power | | QREF0, QREF1 output supply pin (LVCMOS/LVTTL). 3.3V or 2.5V supply. | | | | 3,<br>4 | QREF0,<br>QREF1 | Output | | Single-ended REF outputs. 3.3V or 2.5V LVCMOS/LVTTL interface levels. | | | | 5, 21, 23,<br>29, 36, 43,<br>51, 59, 63,<br>71 | GND | Power | | Power supply ground. | | | | 6,<br>7 | FSEL_E0<br>FSEL_E1 | Input | Pulldown | Selects the QEx, nQEx output frequency. LVCMOS/LVTTL interface levels. 00 = 100MHz (default) 01 = 125MHz 10 = 156.25MHz 11 = 312.5MHz | | | | 8 | REF_SEL | Input | Pullup | Input source control pin. LVCMOS/LVTTL interface levels. 0 = CLK, nCLK 1 = XTAL (default) | | | | 9, 22, 45,<br>67 | V <sub>DD</sub> | Power | | Core supply pins. | | | | 10,<br>11 | XTAL_IN<br>XTAL_OUT | Input | | Parallel resonant crystal interface. XTAL_OUT is the output, XTAL_IN is the input | | | | 12 | PLL_SEL | Input | Pullup | PLL bypass control pin. LVCMOS/LVTTL interface levels. 0 = Bypass mode 1 = PLL mode (default) | | | | 13,<br>14 | FSEL_A0<br>FSEL_A1 | Input | Pulldown | Selects the QAx, nQAx output frequency. LVCMOS/LVTTL interface levels. 00 = 100MHz (default) 01 = 125MHz 10 = 156.25MHz 11 = 312.5MHz | | | | 15 | CLK | Input | Pulldown | Non-inverting differential clock input. | | | | 16 | nCLK | Input | Pullup/<br>Pulldown | Inverting differential clock input. Internal resistor bias to V <sub>DD</sub> /2. | | | | 17,<br>18 | FSEL_B0<br>FSEL_B1 | Input | Pulldown | Selects the QBx, nQBx output frequency. LVCMOS/LVTTL interface levels. 00 = 100MHz (default) 01 = 125MHz 10 = 156.25MHz 11 = 312.5MHz | | | | 19 | V <sub>DDO_QF</sub> | Power | | QF output supply pin (LVCMOS/LVTTL). 3.3V supply. | | | | 20 | QF | Output | | Single-ended output. 3.3V LVCMOS/LVTTL interface levels. | | | | 24 | $V_{DDO\_QA}$ | Power | | Bank A (HCSL) output supply pin. 3.3 V supply. | | | | 25, 26 | QA0, nQA0 | Output | | Bank A differential output pair. HCSL interface levels. | | | | 27, 28 | QA1, nQA1 | Output | | Bank A differential output pair. HCSL interface levels. | | | | 30 | OE_A | Input | Pullup | Active HIGH output enable for Bank A outputs. LVCMOS/LVTTL interface levels. 0 = Bank A outputs disabled/high impedance 1 = Bank A outputs enabled (default) | | | | | | | | | | | Continued on next page **Table 1. Pin Descriptions, Continued** | Number Name | | Туре | | Description | | | |-------------|---------------------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 32, 33 | QB0, nQB0 | Output | | Bank B differential output pair. HCSL interface levels. | | | | 34, 35 | QB1, nQB1 | Output | | Bank B differential output pair. HCSL interface levels. | | | | 37 | OE_B | Input | Pullup | Active HIGH output enable for Bank B outputs. LVCMOS/LVTTL interface levels. 0 = Bank B outputs disabled/high impedance 1 = Bank B outputs enabled (default) | | | | 38 | V <sub>DDO_QC</sub> | Power | | Bank C (HCSL) output supply pin. 3.3V supply. | | | | 39, 40 | QC0, nQC0 | Output | | Bank C differential output pair. HCSL interface levels. | | | | 41, 42 | QC1, nQC1 | Output | | Bank C differential output pair. HCSL interface levels. | | | | 44 | OE_C | Input | Pullup | Active HIGH output enable for Bank C outputs. LVCMOS/LVTTL interface levels 0 = Bank C outputs disabled/high impedance 1 = Bank C outputs enabled (default) | | | | 46 | V <sub>DDO_QD</sub> | Power | | Bank D (HCSL) output supply pin. 3.3V supply. | | | | 47, 48 | QD0, nQD0 | Output | | Bank D differential output pair. HCSL interface levels. | | | | 49, 50 | QD1, nQD1 | Output | | Bank D differential output pair. HCSL interface levels. | | | | 52 | OE_D | Input | Pullup | Active HIGH output enable for Bank D outputs. LVCMOS/LVTTL interface levels. 0 = Bank D outputs disabled/high impedance 1 = Bank D outputs active (default) | | | | 53 | I <sub>REF</sub> | Input | | External fixed precision resistor (475 $\Omega$ ) from this pin to ground provides a reference current used for differential current-mode. | | | | 54 | V <sub>DDO_QE</sub> | Power | | Bank E (HCSL) output supply pin. 3.3V supply. | | | | 55, 56 | QE0, nQE0 | Output | | Bank E differential output pair. HCSL interface levels. | | | | 57, 58 | QE1, nQE1 | Output | | Bank E differential output pair. HCSL interface levels. | | | | 60 | OE_E | Input | Pullup | Active HIGH output enable for Bank E outputs. LVCMOS/LVTTL interface levels 0 = Bank E outputs disabled/high impedance 1 = Bank E outputs enabled (default) | | | | 61,<br>62 | FSEL_C0<br>FSEL_C1 | Input | Pulldown | Selects the QCx, nQCx output frequency. LVCMOS/LVTTL interface levels. 00 = 100MHz (default) 01 = 125MHz 10 = 156.25MHz 11 = 312.5MHz | | | | 64 | V <sub>DDA</sub> | Power | | Analog supply pin. | | | | 65,<br>66 | FSEL_D0<br>FSEL_D1 | Input | Pulldown | Selects the QDx, nQDx output frequency. LVCMOS/LVTTL interface levels. 00 = 100MHz (default) 01 = 125MHz 10 = 156.25MHz 11 = 312.5MHz | | | | 68 | nMR | Input | Pulldown | Active LOW Master Reset. LVCMOS/LVTTL interface levels. 0 = Reset. The internal dividers are reset causing the true outputs Qx to go low and the inverted outputs nQx to go high. (default) 1 = Active. The internal dividers and the outputs are active. | | | | 69 | V <sub>DDO_QG</sub> | Power | | QG output supply pins (LVCMOS/LVTTL). 3.3V or 2.5V supply. | | | | 70 | QG | Output | | Bank G single-ended output. 3.3V or 2.5V LVCMOS/LVTTL interface levels. | | | | 72 | OE_G | Input | Pullup | Active HIGH output enable for Bank G output. LVCMOS/LVTTL interface levels. 0 = Bank G outputs disabled/high impedance 1 = Bank G outputs enabled (default) | | | | | EPAD | | | Connect to GND. | | | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. **Table 2. Pin Characteristics** | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|--------------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|---------|-------| | | Input | CLK, nCLK | | | 2.5 | | pF | | C <sub>IN</sub> | Capacitance | Control Pins | CLK, nCLK 2.5 Control Pins 6 sistor 50 Resistor 50 QF, QG, QG, QF = VDDO_QG V | pF | | | | | R <sub>PULLUP</sub> | Input Pullup Re | esistor | | | 50 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown | Resistor | | | 50 | | kΩ | | D. | Output QF, QG, QREF[1:0] Impedance QG, QREF[1:0] | 1 ' ' | $V_{DDO\_QF} = V_{DDO\_QG} = V_{DDO\_QREF} = 3.465V$ | | 15 | | Ω | | R <sub>OUT</sub> | | $V_{\rm DDO\_QREF}$ $V_{\rm DDO\_QG}$ = 2.625 $V$ | | 19 | | Ω | | ## **Function Tables** Table 3A. FSEL\_X Control Input Function Table | Input | Output Frequency | |--------------|---------------------| | FSEL_X[1:0] | Q[Ax:Ex], nQ[Ax:Ex] | | 00 (default) | 100MHz | | 01 | 125MHz | | 10 | 156.25MHz | | 11 | 312.50MHz | NOTE: FSEL\_X denotes FSEL\_A, \_B, \_C, \_D, \_E. NOTE: Any two outputs operated at the same frequency will be synchronous. Table 3B. PLL\_SEL Control Input Function Table | Input | | |-------------|------------| | PLL_SEL | Operation | | 0 | PLL Bypass | | 1 (default) | PLL Mode | Table 3C. REF\_SEL Control Input Function Table | Input | | |-------------|-------------------| | REF_SEL | Clock Source | | 0 | CLK, nCLK | | 1 (default) | XTAL_IN, XTAL_OUT | Table 3D. OE\_[A:E] Control Input Function Table | Input | Outputs | |-------------|---------------------| | OE_[A:E] | Q[Ax:Ex], nQ[Ax:Ex] | | 0 | High-Impedance | | 1 (default) | Enabled | Table 3E. OE\_G Control Input Function Table | Input | Outputs | |-------------|----------------| | OE_G | QG | | 0 | High-Impedance | | 1 (default) | Enabled | Table 3F. OE\_REF Control Input Function Table | Input | Output | |-------------|-------------------| | OE_REF | <b>QREF</b> [1:0] | | 0 | High-Impedance | | 1 (default) | Enabled | ## **Absolute Maximum Ratings** NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. | Item | Rating | |---------------------------------------------|---------------------------------------------| | Supply Voltage, V <sub>DD</sub> | 3.6V | | Inputs, V <sub>I</sub> XTAL_IN Other Inputs | 0V to 2V<br>-0.5V to V <sub>DD</sub> + 0.5V | | Outputs, V <sub>O</sub> | -0.5V to V <sub>DDO_QX</sub> + 0.5V | | Package Thermal Impedance, $\theta_{JA}$ | 26.6°C/W (0 mps) | | Storage Temperature, T <sub>STG</sub> | -65°C to 150°C | ## **DC Electrical Characteristics** ### Table 4A. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO\ Q[A:E]} = V_{DDO\ Q[F:G]} = V_{DDO\ QREF} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | <b>Test Conditions</b> | Minimum | Typical | Maximum | Units | |---------------------|-----------------------|------------------------|-------------------------|---------|-----------------|-------| | V <sub>DD</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDA</sub> | Analog Supply Voltage | | V <sub>DD</sub> – 0.225 | 3.3 | V <sub>DD</sub> | V | | $V_{DDO\_QX}$ | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>DD</sub> | Power Supply Current | | | 193 | 235 | mA | | I <sub>DDA</sub> | Analog Supply Current | | | 36 | 45 | mA | | I <sub>DDO_QX</sub> | Output Supply Current | No Load | | 24 | 30 | mA | NOTE: $V_{DDO\_QX}$ denotes $V_{DDO\_Q[A:E]}$ , $V_{DDO\_Q[F:G]}$ , $V_{DDO\_QREF}$ . NOTE: $I_{DDO\_QX}$ denotes $I_{DDO\_Q[A:E]}$ + $I_{DDO\_Q[F:G]}$ + $I_{DDO\_QREF}$ . Table 4B. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO\_QG} = V_{DDO\_QREF} = 2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------------------------|-----------------------|-----------------|-------------------------|---------|-----------------|-------| | $V_{DD}$ | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDA</sub> | Analog Supply Voltage | | V <sub>DD</sub> – 0.225 | 3.3 | V <sub>DD</sub> | V | | V <sub>DDO_QG</sub> /<br>V <sub>DDO_QREF</sub> | Output Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>DD</sub> | Power Supply Current | | | 193 | 235 | mA | | I <sub>DDA</sub> | Analog Supply Current | | | 36 | 45 | mA | | I <sub>DDO_QG</sub> +<br>I <sub>DDO_QREF</sub> | Output Supply Current | No Load | | 8 | 15 | mA | Table 4C. LVCMOS/LVTTL DC Characteristics, $V_{DD} = V_{DDO\_Q[A:E]} = V_{DDO\_QF} = 3.3V \pm 5\%; V_{DDO\_QG} = V_{DDO\_QREF} = 3.3V \pm 5\% \text{ or } 2.5V \pm 5\%, T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | Symbol | Parameter Input High Voltage | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | | | | 2.2 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low | Voltage | | -0.3 | | 0.8 | V | | | nMR, FSEL_A[1:0],<br>FSEL_B[1:0], FSEL_C[1:0],<br>FSEL_D[1:0], FSEL_E[1:0] | | V <sub>DD</sub> = V <sub>IN</sub> = 3.465V | | | 150 | μА | | I <sub>IH</sub> High<br>Curr | Current | REF_SEL, PLL_SEL,<br>OE_REF, OE_A, OE_B,<br>OE_C, OE_D, OE_E, OE_G | V <sub>DD</sub> = V <sub>IN</sub> = 3.465V | | | 10 | uA | | | Input Low Current REF_SEL, PLL_SEL, OE_REF, OE_A, OE_B, OE_C, OE_D, OE_E, OE_G | FSEL_B[1:0], FSEL_C[1:0], | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -10 | | | μА | | I I <sub>IL</sub> | | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -150 | | | uA | | | V <sub>OH</sub> | Output High Voltage | | $V_{DDO\_QF} = V_{DDO\_QG},$<br>$V_{DDO\_QREF} = 3.465V$ | 2.6 | | | V | | | | | $V_{DDO\_QG}, V_{DDO\_QREF} = 2.625V$ | 1.8 | | | v | | V <sub>OL</sub> | Output Low Voltage | | $V_{DDO\_QF} = V_{DDO\_QG},$ $V_{DDO\_QREF} = 3.465V \text{ or}$ $V_{DDO\_QG}, V_{DDO\_QREF} = 2.625V$ | | | 0.6 | V | ## Table 4D. Differential DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------------------|--------------------------------------|--------------------------------|--------------------------------|---------|---------|------------------------|-------| | I <sub>IH</sub> | Input High Current | CLK, nCLK | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μA | | I <sub>IL</sub> Input Low Current | CLK | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5 | | | μA | | | | Input Low Current | nCLK | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μA | | V <sub>PP</sub> | Peak-to-Peak Input Voltage; NOTE 1 | | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Input Voltage; NOTE 1, 2 | | | 0.5 | | V <sub>DD</sub> – 0.85 | V | NOTE 1: $V_{\rm IL}$ should not be less than -0.3V. NOTE 2: Common mode voltage is defined as $V_{\rm IH}$ . ### **Table 5. Crystal Characteristics** | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------------|-----------------|-------------|---------|---------|-------| | Mode of Oscillation | | Fundamental | | | | | Frequency | | | 25 | | MHz | | Equivalent Series Resistance (ESR) | | | | 50 | Ω | | Load Capacitance (CL) | | | 12 | | pF | | Shunt Capacitance | | | | 7 | pF | #### **Table 6. Input Frequency Characteristics,** $V_{DD} = V_{DDO\_Q[A:E]} = V_{DDO\_QF} = 3.3V \pm 5\%; V_{DDO\_QG} = V_{DDO\_QREF} = 3.3V \pm 5\% \text{ or } 2.5V \pm 5\%, T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|----------------------|-----------------|---------|---------|---------|-------| | | Innut | CLK, nCLK | | | 25 | | MHz | | F <sub>IN</sub> | Input<br>Frequency | XTAL_IN,<br>XTAL_OUT | | | 25 | | MHz | ### **AC Electrical Characteristics** Table 7A. PCI Express Jitter Specifications, $V_{DD} = V_{DDO, O[A:F]} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | PCle Industry<br>Specification | Units | |--------------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------|---------|---------|---------|--------------------------------|-------| | t <sub>j</sub><br>(PCIe Gen 1) | Phase Jitter<br>Peak-to-Peak;<br>NOTE 1, 4 | f = 100MHz, 25MHz Crystal Input<br>Evaluation Band: 0Hz - Nyquist<br>(clock frequency/2) | | 6.97 | 11.18 | 86 | ps | | t <sub>REFCLK_HF_RMS</sub><br>(PCle Gen 2) | Phase Jitter<br>RMS; NOTE 2, 4 | f = 100MHz, 25MHz Crystal Input<br>High Band: 1.5MHz - Nyquist<br>(clock frequency/2) | | 0.70 | 1.84 | 3.10 | ps | | t <sub>REFCLK_LF_RMS</sub><br>(PCle Gen 2) | Phase Jitter<br>RMS; NOTE 2, 4 | f = 100MHz, 25MHz Crystal Input<br>Low Band: 10kHz - 1.5MHz | | 0.03 | 0.07 | 3.0 | ps | | t <sub>REFCLK_RMS</sub><br>(PCIe Gen 3) | Phase Jitter<br>RMS;<br>NOTE 3, 4 | f = 100MHz, 25MHz Crystal Input<br>Evaluation Band: 0Hz - Nyquist<br>(clock frequency/2) | | 0.16 | 0.49 | 0.8 | ps | NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. For additional information, refer to the *PCI Express Application Note section* in the datasheet. NOTE 1: Peak-to-Peak jitter after applying system transfer function for the Common Clock Architecture. Maximum limit for PCI Express Gen 1 is 86ps peak-to-peak for a sample size of 10<sup>6</sup> clock periods. NOTE 2: RMS jitter after applying the two evaluation bands to the two transfer functions defined in the Common Clock Architecture and reporting the worst case results for each evaluation band. Maximum limit for PCI Express Generation 2 is 3.1ps RMS for t<sub>REFCLK\_HF\_RMS</sub> (High Band) and 3.0ps RMS for t<sub>REFCLK\_LF\_RMS</sub> (Low Band). NOTE 3: RMS jitter after applying system transfer function for the common clock architecture. This specification is based on the *PCI Express Base Specification Revision 0.7*, *October 2009* and is subject to change pending the final release version of the specification. NOTE 4: This parameter is guaranteed by characterization. Not tested in production. Table 7B. HCSL AC Characteristics, $V_{DD} = V_{DDO\ Q[A:E]} = V_{DDO\ QF} = 3.3V \pm 5\%; V_{DDO\ QG} = V_{DDO\ QREF} = 3.3V \pm 5\% \text{ or } 2.5V \pm 5\%, T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|--------------------------------------------------------------------|--------------------|---------------------------------------------------|---------|---------|---------|-------| | | | | FSEL_x[1:0] = 00 | | 100 | | MHz | | f <sub>OUT</sub> | Output Fraguenay | Q[A:E], | FSEL_x[1:0] = 01 | | 125 | | MHz | | OUT | Output Frequency | nQ[A:E] | FSEL_x[1:0] = 10 | | 156.25 | | MHz | | | | | FSEL_x[1:0] = 11 | | 312.5 | | MHz | | V <sub>RB</sub> | Ring-Back Voltage Margin;<br>NOTE 1, 2 | Q[A:E],<br>nQ[A:E] | | -100 | | 100 | mV | | t <sub>STABLE</sub> | Time before V <sub>RB</sub> is allowed;<br>NOTE 1, 2 | Q[A:E],<br>nQ[A:E] | | 500 | | | ps | | $V_{MAX}$ | Absolute Max Output Voltage;<br>NOTE 3, 4 | Q[A:E],<br>nQ[A:E] | | | | 1150 | mV | | V <sub>MIN</sub> | Absolute Min Output Voltage;<br>NOTE 3, 5 | Q[A:E],<br>nQ[A:E] | | -300 | | | mV | | V <sub>CROSS</sub> | Absolute Crossing Voltage;<br>NOTE 3, 6, 7 | Q[A:E],<br>nQ[A:E] | | 175 | | 550 | mV | | $\Delta V_{CROSS}$ | Total Variation of V <sub>CROSS</sub> over All Edges; NOTE 3, 6, 8 | Q[A:E],<br>nQ[A:E] | | | | 140 | mV | | t <sub>SLEW+</sub> | Rising Edge Rate;<br>NOTE 1, 9 | Q[A:E],<br>nQ[A:E] | | 0.6 | | 4.0 | V/ns | | t <sub>SLEW</sub> | Falling Edge Rate;<br>NOTE 1, 9 | Q[A:E],<br>nQ[A:E] | | 0.6 | | 4.0 | V/ns | | odc | Output Duty Cycle | Q[A:E],<br>nQ[A:E] | | 48 | 50 | 52 | % | | | | | 100MHz, Integration Range:<br>(12kHz to 20MHz) | | 0.32 | 0.45 | ps | | tjit(Ø) | RMS Phase Jitter, (Random); | Q[A:E], | 125MHz, Integration Range:<br>(12kHz to 20MHz) | | 0.31 | 0.45 | ps | | ijπ( <b>⊘</b> ) | NOTE 10 | nQ[A:E] | 156.25MHz, Integration Range: (12kHz to 20MHz) | | 0.30 | 0.45 | ps | | | | | 312.5MHz, Integration Range: (12kHz to 20MHz) | | 0.29 | 0.45 | ps | | tjit(R <sub>J</sub> ) | Random Jitter, RMS; NOTE 11 | | O[A:E] pO[A:E] = 125MU= | | 2 | 5 | ps | | tjit(D <sub>J</sub> ) | Deterministic Jitter, Pk-to-Pk;<br>NOTE 11 | | Q[A:E], nQ[A:E] = 125MHz,<br>25MHz XTAL, PLL Mode | | 1 | 3 | ps | NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. NOTE: All parameters measured at $f_{\mbox{\scriptsize OUT}}$ and in PLL mode unless noted otherwise. NOTE: Refer to applications section for information on peak-to-peak jitter calculations. NOTE 1: Measurement taken from differential waveform. NOTE 2: $t_{STABLE}$ is the time the differential clock must maintain a minimum $\pm 150$ mV differential voltage after rising/falling edges before it is allowed to drop back into the $V_{RB}$ $\pm 100$ mV range. See Parameter Measurement Information Section. NOTE 3: Measurement taken from single-ended waveform. NOTE 4: Defined as the maximum instantaneous voltage including overshoot. See Parameter Measurement Information Section. NOTE 5: Defined as the minimum instantaneous voltage including undershoot. See Parameter Measurement Information Section. NOTE 6: Measured at the crossing point where the instantaneous voltage value of the rising edge of Q[Ax:Ex] equals the falling edge of nQ[Ax:Ex]. NOTE 7: Refers to the total variation from the lowest crossing point to the highest, regardless of which edge is crossing. Refers to all crossing points for this measurement. Notes continued on next page. NOTE 8: Defined as the total variation of all crossing voltages of rising Q[Ax:Ex] and falling nQ[Ax:Ex]. This is the maximum allowed variance in Vcross for any particular system. NOTE 9: Measured from -150mV to +150mV on the differential waveform (derived from Q[Ax:Ex] minus nQ[Ax:Ex]). The signal must be monotonic through the measurement region for rise and fall time. The 300mV measurement window is centered on the differential zero crossing. NOTE 10: Measurements taken with 25MHz XTAL as input source and spur off. NOTE 11: Measurements taken with Wavecrest SIA-3000 Analyzer. Table 7C. LVCMOS AC Characteristics, $V_{DD} = V_{DDO\_Q[A:E]} = V_{DDO\_QF} = 3.3V \pm 5\%; V_{DDO\_QG} = V_{DDO\_QREF} = 3.3V \pm 5\% \text{ or } 2.5V \pm 5\%, T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|---------------------------------------|----------------------|---------------------------------------------------|---------|---------|---------|-------| | | | | QF | | 50 | | MHz | | $f_{OUT}$ | Output Frequency | | QG | | 125 | | MHz | | | | | QREF[1:0] | | 25 | | MHz | | tr/tf | Output Rise/Fall Time | QF, QG,<br>QREF[1:0] | 20% to 80% | 180 | | 700 | ps | | odc | Output Duty Cycle | QF, QG,<br>QREF[1:0] | | 47 | 50 | 53 | % | | | | QF | 50MHz, Integration Range:<br>(12kHz to 20MHz) | | 0.35 | 0.45 | ps | | tjit(Ø) | RMS Phase Jitter, (Random);<br>NOTE 1 | QG | 125MHz, Integration Range: (12kHz to 20MHz) | | 0.30 | 0.40 | ps | | | | QREF[1:0] | 25MHz, Integration Range:<br>(12kHz to 5MHz) | | 0.32 | 0.40 | ps | | tjit(R <sub>J</sub> ) | Random Jitter, RMS; NOTE 2 | QF, QG,<br>QREF[1:0] | Q[A:E], nQ[A:E] = 125MHz,<br>25MHz XTAL, PLL Mode | | 2 | 5 | ps | | | Deterministic Jitter, Pk-to-Pk; | QF | Q[A:E], nQ[A:E] = 125MHz,<br>25MHz XTAL, PLL Mode | | 3 | 25 | ps | | tjit(D <sub>J</sub> ) | NOTE 2 | QG | | | 1 | 5 | ps | | | | QREF[1:0] | | | 1 | 3 | ps | NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. NOTE: All parameters measured at f<sub>OUT</sub> and in PLL mode unless noted otherwise. NOTE: Refer to applications section for information on peak-to-peak jitter calculations. NOTE 1: Measurements taken with 25MHz XTAL as input source and spur off. NOTE 2: Measurements taken with Wavecrest SIA-3000 Analyzer. QG characterized with QREF[1:0] disabled. ## Typical Phase Noise at 156.25MHz ### **Parameter Measurement Information** 3.3V Core/3.3V LVCMOS Output Load Test Circuit 3.3V Core/2.5V LVCMOS Output Load Test Circuit 3.3V Core/3.3V HCSL Output Load Test Circuit 1 3.3V Core/3.3V HCSL Output Load Test Circuit 2 **Differential Input Level** **RMS Phase Jitter** ## **Parameter Measurement Information, continued** LVCMOS Output Duty Cycle/Pulse Width Rise Edge Rate +150mV 0.0V -150mV Q - nQ LVCMOS Output Rise/Fall Time Differential Measurement Points for Rise/Fall Time Edge Rate Single-ended Measurement Points for Absolute Cross Point/Swing Single-ended Measurement Points for Delta Cross Point **Differential Measurement Points for Ringback** ## **Parameter Measurement Information, continued** **Differential Measurement Points for Duty Cycle/Period** ## **Applications Information** ### **Peak-to-Peak Jitter Calculations** A standard deviation of a statistical population or data set is the square root of its variance. A standard deviation is used to calculate the probability of an anomaly or to predict a failure. Many times, the term "root mean square" (RMS) is used synonymously for standard deviation. This is accurate when referring to the square root of the mean squared deviation of a signal from a given baseline and when the data set contains a Gaussian distribution with no deterministic components. A low standard deviation indicates that the data set is close to the mean with little variation. A large standard deviation indicates that the data set is spread out and has a large variation from the mean. A standard deviation is required when calculating peak-to-peak jitter. Since true peak-to-peak jitter is random and unbounded, it is important to always associate a bit error ratio (BER) when specifying a peak-to-peak jitter limit. Without it, the specification does not have a boundary and will continue get larger with sample size. Given that a BER is application specific, many frequency timing devices specify jitter as an RMS. This allows the peak-to-peak jitter to be calculated for the specific application and BER requirement. Because a standard deviation is the variation from the *mean* of the data set, it is important to always calculate the peak-to-peak jitter using the typical RMS value. Table 8 shows the BER with its appropriate RMS Multiplier. There are two columns for the RMS multiplier, one should be used if your signal is data and the other should be used if the signal is a repetitive clock signal. The difference between the two is the data transition density (DTD). The DTD is the number of rising or falling transitions divided by the total number of bits. For a clock signal, they are equal, hence the DTD is 1. For Data, on average, most common encoding standards have a 0.5 DTD. Table 8. BER Table | BER | RMS Multiplier Data,<br>"DTD = 0.5" | RMS Multiplier Clock,<br>"DTD = 1" | | | |-------------------|-------------------------------------|------------------------------------|--|--| | 10 <sup>-3</sup> | 6.180 | 6.582 | | | | 10 <sup>-4</sup> | 7.438 | 7.782 | | | | 10 <sup>-5</sup> | 8.530 | 8.834 | | | | 10 <sup>-6</sup> | 9.507 | 9.784 | | | | 10 <sup>-7</sup> | 10.399 | 10.654 | | | | 10 <sup>-8</sup> | 11.224 | 11.462 | | | | 10 <sup>-9</sup> | 11.996 | 12.218 | | | | 10 <sup>-10</sup> | 12.723 | 12.934 | | | | 10 <sup>-11</sup> | 13.412 | 13.614 | | | | 10 <sup>-12</sup> | 14.069 | 14.260 | | | | 10 <sup>-13</sup> | 14.698 | 14.882 | | | | 10 <sup>-14</sup> | 15.301 | 15.478 | | | | 10 <sup>-15</sup> | 15.883 | 16.028 | | | Once the BER is chosen, there are two circumstances to consider. Is the data set purely Gaussian or does it contains any deterministic component? If it is Gaussian, then the peak to peak jitter can be calculated by simply multiplying the RMS multiplier with the typical RMS specification. For example, if a 10<sup>-12</sup> BER is required for a clock signal, multiply 14.260 times the typical jitter specification. #### Jitter (peak-to-peak) = RMS Multiplier \* RMS (typical) If the datasheet contains deterministic components, then the random jitter $(R_J)$ and deterministic jitter $(D_J)$ must be separated and analyzed separately. $R_{J_{\! \! , }}$ also known as Gaussian jitter, is not bounded and the peak-to-peak will continue to get larger as the sample size increases. Alternatively, peak-to-peak value of $D_J$ is bounded and can easily be observed and predicted. Therefore, the peak to peak jitter for the random component must be added to the deterministic component. This is called total jitter $(T_J)$ . # Total Jitter (peak-to-peak) = [RMS Multiplier \* Random Jitter $(R_J)$ ] + Deterministic Jitter $(D_J)$ The *total jitter equation* is not specific to one type of jitter classification. It can be used to calculate BER on various types of RMS jitter. It is important that the user understands their jitter requirement to ensure they are calculating the correct BER for their jitter requirement. NOTE: Use $\rm R_J$ and $\rm D_J$ values from AC Characteristics Tables 7B and 7C to calculate $\rm T_J$ ### Wiring the Differential Input to Accept Single-Ended Levels Figure 1 shows how a differential input can be wired to accept single ended levels. The reference voltage $V_1 = V_{DD}/2$ is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the $V_1$ in the center of the input voltage swing. For example, if the input clock swing is 2.5V and $V_{DD} = 3.3V$ , R1 and R2 value should be adjusted to set $V_1$ at 1.25V. The values below are for when both the single ended swing and $V_{DD}$ are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line impedance. For most $50\Omega$ applications, R3 and R4 can be $100\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however $V_{\rm IL}$ cannot be less than -0.3V and $V_{\rm IH}$ cannot be more than $V_{\rm DD}$ + 0.3V. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal. Figure 1. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels ## **Differential Clock Input Interface** The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, HCSL and other differential signals. Both signals must meet the $V_{PP}$ and $V_{CMR}$ input requirements. Figures 2A to 2E show interface examples for the CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example, in Figure 2A, the input termination applies for IDT open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. Figure 2A. CLK/nCLK Input Driven by an IDT Open Emitter LVHSTL Driver Figure 2C. CLK/nCLK Input Driven by a 3.3V LVPECL Driver Figure 2E. CLK/nCLK Input Driven by a 3.3V HCSL Driver Figure 2B. CLK/nCLK Input Driven by a 3.3V LVPECL Driver Figure 2D. CLK/nCLK Input Driven by a 3.3V LVDS Driver ### **Overdriving the XTAL Interface** The XTAL\_IN input can be overdriven by an LVCMOS driver or by one side of a differential driver through an AC coupling capacitor. The XTAL\_OUT pin can be left floating. The amplitude of the input signal should be between 500mV and 1.8V and the slew rate should not be less than 0.2V/nS. For 3.3V LVCMOS inputs, the amplitude must be reduced from full swing to at least half the swing in order to prevent signal interference with the power rail and to reduce internal noise. Figure 3A shows an example of the interface diagram for a high speed 3.3V LVCMOS driver. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most $50\Omega$ applications, R1 and R2 can be $100\Omega$ . This can also be accomplished by removing R1 and changing R2 to $50\Omega$ . The values of the resistors can be increased to reduce the loading for a slower and weaker LVCMOS driver. Figure 3B shows an example of the interface diagram for an LVPECL driver. This is a standard LVPECL termination with one side of the driver feeding the XTAL\_IN input. It is recommended that all components in the schematics be placed in the layout. Though some components might not be used, they can be utilized for debugging purposes. The datasheet specifications are characterized and quaranteed by using a quartz crystal as the input. Figure 3A. General Diagram for LVCMOS Driver to XTAL Input Interface Figure 3B. General Diagram for LVPECL Driver to XTAL Input Interface #### **Recommended Termination** Figure 4A is the recommended source termination for applications where the driver and receiver will be on a separate PCBs. This termination is the standard for PCI Express™ and HCSL output types. All traces should be $50\Omega$ impedance single-ended or $100\Omega$ differential. Figure 4A. Recommended Source Termination (where the driver and receiver will be on separate PCBs) Figure 4B is the recommended termination for applications where a point-to-point connection can be used. A point-to-point connection contains both the driver and the receiver on the same PCB. With a matched termination at the receiver, transmission-line reflections will be minimized. In addition, a series resistor (Rs) at the driver offers flexibility and can help dampen unwanted reflections. The optional resistor can range from $0\Omega$ to $33\Omega.$ All traces should be $50\Omega$ impedance single-ended or $100\Omega$ differential. Figure 4B. Recommended Termination (where a point-to-point connection can be used) #### **VFQFN EPAD Thermal Release Path** In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 5*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts. While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a quideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Leadframe Base Package, Amkor Technology. Figure 5. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale) #### **Recommendations for Unused Input and Output Pins** #### Inputs: #### **LVCMOS Control Pins** All control pins have internal pullups or pulldowns; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. #### **Crystal Inputs** For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from XTAL\_IN to ground. ### **CLK/nCLK Inputs** For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from CLK to ground. #### **Outputs:** #### **LVCMOS Outputs** All unused LVCMOS outputs can be left floating. There should be no trace attached. ### **Differential Outputs** All unused differential outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated. ### **PCI Express Application Note** PCI Express jitter analysis methodology models the system response to reference clock jitter. The block diagram below shows the most frequently used *Common Clock Architecture* in which a copy of the reference clock is provided to both ends of the PCI Express Link. In the jitter analysis, the transmit (Tx) and receive (Rx) serdes PLLs are modeled as well as the phase interpolator in the receiver. These transfer functions are called H1, H2, and H3 respectively. The overall system transfer function at the receiver is: $$Ht(s) = H3(s) \times [H1(s) - H2(s)]$$ The jitter spectrum seen by the receiver is the result of applying this system transfer function to the clock spectrum X(s) and is: $$Y(s) = X(s) \times H3(s) \times [H1(s) - H2(s)]$$ In order to generate time domain jitter numbers, an inverse Fourier Transform is performed on X(s)\*H3(s) \* [H1(s) - H2(s)]. **PCI Express Common Clock Architecture** For **PCI Express Gen 1**, one transfer function is defined and the evaluation is performed over the entire spectrum: DC to Nyquist (e.g for a 100MHz reference clock: 0Hz - 50MHz) and the jitter result is reported in peak-peak. PCIe Gen 1 Magnitude of Transfer Function For **PCI Express Gen 2**, two transfer functions are defined with 2 evaluation ranges and the final jitter number is reported in RMS. The two evaluation ranges for PCI Express Gen 2 are 10kHz - 1.5MHz (Low Band) and 1.5MHz - Nyquist (High Band). The plots show the individual transfer functions as well as the overall transfer function Ht. PCIe Gen 2A Magnitude of Transfer Function PCIe Gen 2B Magnitude of Transfer Function For **PCI Express Gen 3**, one transfer function is defined and the evaluation is performed over the entire spectrum. The transfer function parameters are different from Gen 1 and the jitter result is reported in RMS. **PCIe Gen 3 Magnitude of Transfer Function** For a more thorough overview of PCI Express jitter analysis methodology, please refer to IDT Application Note *PCI Express Reference Clock Requirements*. ### Schematic Example Figure 6 (next page) shows an example of IDT8V41N012I application schematic. In this example, the device is operated at $V_{DD} = V_{DDA} = V_{DDO\_Qx} = 3.3V$ . The schematic example focuses on functional connections and is not configuration specific. Refer to the pin description and functional tables in the datasheet to ensure that the logic control inputs are properly set. A 12pF parallel resonant 25MHz crystal is used. For this device, the crystal load capacitors are required for proper operation. The load capacitance, C1 = C2 = 2pF, are recommended for frequency accuracy. Depending on the variation of the parasitic stray capacity of the printed circuit board traces between the crystal and the Xtal\_In and Xtal\_Out pins, the values of C1 and C2 might require a slight adjustment to optimize the frequency accuracy. Crystals with other load capacitance specifications can be used, but this will require adjusting C1 and C2. When designing the circuit board, return the capacitors to ground though a single point contact close to the package. Two Fox crystal options are shown in the schematic for design flexibility. The ePAD provides a low thermal impedance connection between the internal device and the PCB. It also provides an electrical connection to the die and must be connected to ground. As with any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The IDT8V41N012I provides separate power supplies to isolate any high switching noise from coupling into the internal PLL. In order to achieve the best possible filtering, it is recommended that the placement of the filter components be on the device side of the PCB as close to the power pins as possible. If space is limited, the $0.1\mu F$ capacitor in each power pin filter should be placed on the device side. The other components can be on the opposite side of the PCB. Power supply filter recommendations are a general guideline to be used for reducing external noise from coupling into the devices. The filter performance is designed for a wide range of noise frequencies. This low-pass filter starts to attenuate noise at approximately 10kHz. If a specific frequency noise component is known, such as switching power supplies frequencies, it is recommended that component values be adjusted and if required, additional filtering be added. Additionally, good general design practices for power plane voltage stability suggests adding bulk capacitance in the local area of all devices. Figure 6. IDT8V41N012I Schematic Example ### **Power Considerations** This section provides information on power dissipation and junction temperature for the IDT8V41N012I. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the IDT8V41N012I is the sum of the core power plus the analog power plus the power dissipated due to loading. The following is the power dissipation for $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated due to loading. - Power (core)<sub>MAX</sub> = $V_{DD\_MAX}$ \* ( $I_{DD}$ + $I_{DDA}$ )= 3.465V \* (235mA + 45mA) = **970.2mW** - Power (HCSL)<sub>MAX</sub> = (3.465V 17mA \* 50) 17mA = 44.5mW per output - Total Power (HCSL)<sub>MAX</sub> = 44.5mW \* 10 = 445mW #### **LVCMOS Driver Power Dissipation** - Output Impedance R<sub>OUT</sub> Power Dissipation due to Loading 50Ω to V<sub>DDO\_Qx</sub> / 2 Output Current I<sub>OUT</sub> = V<sub>DD\_MAX</sub> / [2 \* (50Ω + R<sub>OUT</sub>)] = 3.465V / [2 \* (50Ω + 15Ω)] = 26.65mA - Power Dissipation on the R<sub>OUT</sub> per LVCMOS output Power (LVCMOS) = R<sub>OUT</sub> \* $(I_{OUT})^2$ = 15 $\Omega$ \* (26.65mA)<sup>2</sup> = **10.65mW per output** - Total Power Dissipation on the R<sub>OUT</sub> Total Power (R<sub>OUT</sub>) = 10.65mW \* 4 = 42.6mW - Total Power Dissipation - Total Power - = Power (core) + Total Power (HCSL) + Total Power (R<sub>OUT</sub>) - = 970.2mW + 445mW + 42.6mW - = 1457.8mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_A$ = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is 26.6°C/W per Table 9 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 1.458\text{W} * 26.6^{\circ}\text{C/W} = 123.8^{\circ}\text{C}$ . This is below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer). #### Table 9. Thermal Resistance $\theta_{JA}$ for 72 Lead VFQFN, Forced Convection | $\theta_{\sf JA}$ vs. Air Flow | | | | | | | |---------------------------------------------|----------|--------|----------|--|--|--| | Meters per Second | 0 | 1 | 2 | | | | | Multi-Layer PCB, JEDEC Standard Test Boards | 26.6°C/W | 20°C/W | 17.9°C/W | | | | #### 3. Calculations and Equations. The purpose of this section is to calculate power dissipation on the IC per HCSL output pair. HCSL output driver circuit and termination are shown in Figure 7. Figure 7. HCSL Driver Circuit and Termination HCSL is a current steering output which sources a maximum of 17mA of current per output. To calculate worst case on-chip power dissipation, use the following equations which assume a $50\Omega$ load to ground. The highest power dissipation occurs when V<sub>DD-MAX</sub>. Power = $$(V_{DD\_MAX} - V_{OUT}) * I_{OUT}$$ since $V_{OUT} = I_{OUT} * R_L$ Power = $(V_{DD\_MAX} - I_{OUT} * R_L) * I_{OUT}$ = $(3.465V - 17mA * 50\Omega) * 17mA$ Total Power Dissipation per output pair = 44.5mW ## **Reliability Information** ## Table 10. $\theta_{JA}$ vs. Air Flow Table for a 72 Lead VFQFN | $ heta_{JA}$ vs. Air Flow | | | | | | |---------------------------------------------|----------|--------|----------|--|--| | Meters per Second | 0 | 1 | 2 | | | | Multi-Layer PCB, JEDEC Standard Test Boards | 26.6°C/W | 20°C/W | 17.9°C/W | | | ### **Transistor Count** The transistor count for IDT8V41N012I is: 175,936 # **Ordering Information** ## **Table 11. Ordering Information** | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|--------------|--------------------------|--------------------|---------------| | 8V41N012NLGI | 8V41N012NLGI | Lead-Free, 72 Lead VFQFN | Tray | -40°C to 85°C | | 8V41N012NLGI8 | 8V41N012NLGI | Lead-Free, 72 Lead VFQFN | Tape & Reel | -40°C to 85°C | # We've Got Your Timing Solution 6024 Silver Creek Valley Road San Jose, California 95138 Sales 800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT Technical Support Sales netcom@idt.com +480-763-2056 DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT's products for any particular purpose. IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.