# FemtoClock®, Crystal-to-LVCMOS/LVTTL ICS840002-01 Frequency Synthesizer DATA SHEET ### **General Description** The ICS840002-01 is a two output LVCMOS/LVTTL Synthesizer optimized to generate Ethernet reference clock frequencies. Using a 25MHz 18pF parallel resonant crystal, the following frequencies can be generated based on the two frequency select pins (F\_SEL[1:0]): 156.25MHz, 125MHz, and 62.5MHz. The ICS840002-01 uses IDT's 3<sup>RD</sup> generation low phase noise VCO technology and can achieve 1ps or lower typical random rms phase jitter, easily meeting Ethernet iitter requirements. The ICS840002-01 is packaged in a small 16-pin TSSOP package. #### **Features** - Two LVCMOS/LVTTL outputs@ 3.3V, $17\Omega$ typical output impedance - Selectable crystal oscillator interface or LVCMOS/LVTTL single-ended TEST\_CLK - Output frequency range: 56MHz to 175MHz - VCO range: 560MHz to 700MHz - Output skew: 12ps (maximum) - RMS phase jitter at 156.25MHz, (1.875MHz to 20MHz): 0.47ps (typical) #### **Phase Noise:** | Offset | Noise Power | |--------|--------------| | 100Hz | 97.4 dBc/Hz | | 1kHz | 120.2 dBc/Hz | | 10kHz | 127.6 dBc/Hz | | 100kHz | 126.1 dBc/Hz | - Full 3.3V or mixed 3.3V core/2.5V output supply modes - -30°C to 85°C ambient operating temperature - Available in both standard (RoHS 5) and lead-free (RoHS 6) packages #### **Frequency Select Function Table** | F_SEL1 | F_SEL0 | M Divider Value | N Divider Value | Output Frequency (25MHz Ref.) | |--------|--------|-----------------|-----------------|-------------------------------| | 0 | 0 | 25 | 4 | 156.25 | | 0 | 1 | 25 | 5 | 125 | | 1 | 0 | 25 | 10 | 62.5 | | 1 | 1 | 25 | 5 | 125 | ### **Block Diagram** ### **Pin Assignment** #### ICS840002-01 16-Lead TSSOP 4.4mm x 5.0mm x 0.925mm package body **G** Package **Top View** **Table 1. Pin Descriptions** | Number | Name | Т | уре | Description | |----------|---------------------|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | F_SEL0 | Input | Pullup | Frequency select pin. LVCMOS/LVTTL interface levels. | | 2 | nXTAL_SEL | Input | Pulldown | Selects between crystal or TEST_CLK inputs as the PLL reference source. When HIGH, selects TEST_CLK. When LOW, selects XTAL inputs. LVCMOS/LVTTL interface levels. | | 3 | TEST_CLK | Input | Pulldown | Single-ended test clock input. LVCMOS/LVTTL interface levels. | | 4 | OE | Input | Pullup | Output enable. When logic HIGH, the outputs are active. When LOW, the outputs are in high-impedance state. LVCMOS/LVTTL interface levels. | | 5 | MR | Input | Pulldown | Active High Master Reset. When logic HIGH, the internal dividers are reset causing the active outputs to go low. When Logic LOW, the internal dividers and the outputs are enabled. LVCMOS/LVTTL interface levels. | | 6 | nPLL_SEL | Input | Pulldown | PLL Bypass. When LOW, the output is driven from the VCO output. When HIGH, the PLL is bypassed and the output frequency = reference clock frequency/N output divider. LVCMOS/LVTTL interface levels. | | 7 | $V_{DDA}$ | Power | | Analog supply pin. | | 8 | $V_{\mathrm{DD}}$ | Power | | Core supply pin. | | 9,<br>10 | XTAL_OUT<br>XTAL_IN | Input | | Crystal oscillator interface. XTAL_IN is the input, XTAL_OUT is the output. | | 11 | $V_{\mathrm{DDO}}$ | Power | | Output supply pin. | | 12, 13 | Q1, Q0 | Output | | Single-ended clock outputs. LVCMOS/LVTTL interface levels. | | 14, 15 | GND | Power | | Power supply ground. | | 16 | F_SEL1 | Input | Pullup | Frequency select pin. LVCMOS/LVTTL interface levels. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. **Table 2. Pin Characteristics** | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------------|--------------------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | C <sub>PD</sub> | Power Dissipation Capacitance | | | 8 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | | Ь | Output Impedance | $V_{DDO} = 3.3V \pm 5\%$ | 14 | 17 | 21 | Ω | | R <sub>OUT</sub> | Output Impedance | $V_{DDO} = 2.5V \pm 5\%$ | 16 | 21 | 25 | Ω | ### **Absolute Maximum Ratings** NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. | Item | Rating | | |---------------------------------------------------|----------------------------------------------------------|--| | Supply Voltage, V <sub>DD</sub> | 4.6V | | | Inputs, V <sub>I</sub><br>XTAL_IN<br>Other Inputs | 0V to V <sub>DD</sub><br>-0.5V to V <sub>DD</sub> + 0.5V | | | Outputs, V <sub>O</sub> | -0.5V to V <sub>DDO</sub> + 0.5V | | | Package Thermal Impedance, $\theta_{JA}$ | 89°C/W (0 lfpm) | | | Storage Temperature, T <sub>STG</sub> | -65°C to 150°C | | #### **DC Electrical Characteristics** Table 3A. Power Supply DC Characteristics, $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , $V_{DDO} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , $T_A = -30$ °C to 85°C to 85°C representations of the state sta | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|---------|-------| | $V_{DD}$ | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | $V_{DDA}$ | Analog Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | W | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | $V_{DDO}$ | Output Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>DD</sub> | Power Supply Current | | | | 100 | mA | | I <sub>DDA</sub> | Analog Supply Current | | | | 12 | mA | | I <sub>DDO</sub> | Output Supply Current | | | | 5 | mA | $\textbf{Table 3B. LVCMOS/LVTTL DC Characteristics}, \ V_{DD} = V_{DDA} = 3.3V \pm 5\%, \ V_{DDO} = 3.3V \pm 5\% \ or \ 2.5V \pm 5\%, \ T_A = -30^{\circ}C \ to \ 85^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-----------------|--------------------------------------|-------------------------------------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Volt | tage | | 2 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Volta | age | | -0.3 | | 0.8 | V | | | Input | OE, F_SEL0, F_SEL1 | $V_{DD} = V_{IN} = 3.465V \text{ or } 2.625V$ | | | 5 | μA | | I <sub>IH</sub> | High Current | MR, TEST_CLK,<br>nXTAL_SEL, nPLL_SEL | V <sub>DD</sub> = V <sub>IN</sub> =3.465V or 2.625V | | | 150 | μA | | | Input | OE, F_SEL0, F_SEL1 | V <sub>DD</sub> = 3.465V or 2.625V,<br>V <sub>IN</sub> = 0V | -150 | | | μA | | I <sub>IL</sub> | Low Current | MR, TEST_CLK,<br>nXTAL_SEL, nPLL_SEL | V <sub>DD</sub> = 3.465V or 2.625V,<br>V <sub>IN</sub> = 0V | -5 | | | μA | | V | O NOTE 4 | | V <sub>DDO</sub> = 3.3V±5% | 2.6 | | | V | | V <sub>OH</sub> | Output nigh vo | ut High Voltage; NOTE 1 | V <sub>DDO</sub> = 2.5V±5% | 1.8 | | | ٧ | | V <sub>OL</sub> | Output Low Vo | oltage; NOTE 1 | $V_{DDO} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ | | | 0.5 | V | NOTE 1: Outputs terminated with $50\Omega$ to $V_{DDO}/2$ . See Parameter Measurement Information section, Output Load Test Circuit diagrams. **Table 4. Crystal Characteristics** | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-------------------------------------|-----------------|-------------|---------|---------|-------| | Mode of Oscillation | | Fundamental | | | | | Frequency | | | 25 | | MHz | | Equivalent Series Resistance (ESR) | | | | 50 | Ω | | Shunt Capacitance (C <sub>O</sub> ) | | | | 7 | pF | | Drive Level | | | | 1 | mW | NOTE: Characterized using an 18pF parallel resonant crystal. #### **AC Electrical Characteristics** Table 5A. AC Characteristics, $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , $T_A = -30$ °C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-------------|----------------------------------|-------------------------------|---------|---------|---------|-------| | | | F_SEL[1:0] = 00 | 140 | | 175 | MHz | | $f_{OUT}$ | Output Frequency | F_SEL[1:0] = 01 | 112 | | 140 | MHz | | | | F_SEL[1:0] = 10 or 11 | 56 | | 70 | MHz | | tsk(o) | Output Skew; NOTE 1, 2 | | | | 12 | ps | | | | 156.25MHz, (1.875MHz - 20MHz) | | 0.47 | | ps | | tjit(Ø) | RMS Phase Jitter, Random; NOTE 3 | 125MHz, (1.875MHz - 20MHz) | | 0.57 | | ps | | | | 62.5MHz, (1.875MHz - 20MHz) | | 0.51 | | ps | | $t_R / t_F$ | Output Rise/Fall Time | 20% to 80% | 200 | | 700 | ps | | odc | Output Duty Cycle | | 46 | | 54 | % | NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. NOTE 1: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDO</sub>/2. NOTE 2: This parameter is defined in accordance with JEDEC Standard 65. NOTE 3: Refer to Phase Noise Plot. Table 5B. AC Characteristics, $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , $V_{DDO} = 2.5V \pm 5\%$ , $T_A = -30$ °C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|----------------------------------|-------------------------------|---------|---------|---------|-------| | | | F_SEL[1:0] = 00 | 140 | | 175 | MHz | | f <sub>OUT</sub> | Output Frequency | F_SEL[1:0] = 01 | 112 | | 140 | MHz | | | | F_SEL[1:0] = 10 or 11 | 56 | | 70 | MHz | | tsk(o) | Output Skew; NOTE 1, 2 | | | | 12 | ps | | | | 156.25MHz, (1.875MHz - 20MHz) | | 0.47 | | ps | | <i>t</i> jit(Ø) | RMS Phase Jitter, Random; NOTE 3 | 125MHz, (1.875MHz - 20MHz) | | 0.55 | | ps | | | | 62.5MHz, (1.875MHz - 20MHz) | | 0.49 | | ps | | $t_R / t_F$ | Output Rise/Fall Time | 20% to 80% | 200 | | 700 | ps | | odo | Output Duty Cycle | | 46 | | 54 | % | | odc | Output Duty Cycle | f <sub>OUT</sub> = 125MHz | 47 | | 53 | % | For NOTES, see Table 5A above. ### Typical Phase Noise at 62.5MHz (3.3V) ### Typical Phase Noise at 156.25MHz (3.3V) ### **Parameter Measurement Information** $2.05V\pm5\%$ $V_{DD}$ $V_{DDA}$ $V_{DDO}$ 3.3V Core/3.3V Output Load AC Test Circuit 3.3V Core/2.5V Output Load AC Test Circuit **RMS Phase Jitter** **Output Skew** **Output Skew** **Output Duty Cycle/Pulse Width/Period** ### **Applications Information** #### **Recommendations for Unused Input and Output Pins** #### Inputs: #### **Crystal Inputs** For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from XTAL\_IN to ground. #### **TEST\_CLK Input** For applications not requiring the use of the test clock, it can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from the TEST\_CLK to ground. #### **LVCMOS Control Pins** All control pins have internal pullups or pulldowns; additional resistance is not required but can be added for additional protection. A $1 \mathrm{k}\Omega$ resistor can be used. #### **Outputs:** #### **LVCMOS Outputs** All unused LVCMOS outputs can be left floating. We recommend that there is no trace attached. #### **Overdriving the XTAL Interface** The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in *Figure 1A*. The XTAL\_OUT pin can be left floating. The maximum amplitude of the input signal should not exceed 2V and the input edge rate can be as slow as 10ns. This configuration requires that the output impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most $50\Omega$ applications, R1 and R2 can be $100\Omega$ . This can also be accomplished by removing R1 and making R2 $50\Omega$ . By overdriving the crystal oscillator, the device will be functional, but note, the device performance is guaranteed by using a quartz crystal. Figure 1A. General Diagram for LVCMOS Driver to XTAL Input Interface Figure 1B. General Diagram for LVPECL Driver to XTAL Input Interface #### **Layout Guideline** Figure 2 shows a schematic example of the ICS840002-01 application schematic. In this example, the device is operated at $V_{DD} = V_{DDA} = V_{DDO} = 3.3V$ . The 18pF parallel resonant 25MHz crystal is used. The load capacitance C1 = 22pF and C2 = 22pF are recommended for frequency accuracy. Depending on the parasitic of the printed circuit board layout, these values might require a slight adjustment to optimize the frequency accuracy. Crystals with other load capacitance specifications can be used. This will required adjusting C1 and C2. As with any high speed analog circuitry, the power supply pins are vulnerable to noise. To achieve optimum jitter performance, power supply isolation is required. The ICS840002-01 provides separate power supplies to isolate from coupling into the internal PLL. In order to achieve the best possible filtering, it is recommended that the placement of the filter components be on the device side of the PCB as close to the power pins as possible. If space is limited, the 0.1uF capacitor in each power pin filter should be placed on the device side of the PCB and the other components can be placed on the opposite side. Power supply filter recommendations are a general guideline to be used for reducing external noise from coupling into the devices. The filter performance is designed for wide range of noise frequencies. This low-pass filter starts to attenuate noise at approximately 10kHz. If a specific frequency noise component is known, such as switching power supply frequencies, it is recommended that component values be adjusted and if required, additional filtering be added. Additionally, good general design practices for power plane voltage stability suggests adding bulk capacitances in the local area of all devices. The schematic example focuses on functional connections and is not configuration specific. Refer to the pin description and functional tables in the datasheet to ensure the logic control inputs are properly set Figure 2. ICS840002-01 Application Schematic Example ## **Reliability Information** Table 6. $\theta_{\text{JA}}$ vs. Air Flow Table for a 16 Lead TSSOP | | $\theta_{JA}$ by Velocity | | | |----------------------------------------------|---------------------------|-----------|-----------| | Linear Feet per Minute | 0 | 200 | 500 | | Single-Layer PCB, JEDEC Standard Test Boards | 137.1°C/W | 118.2°C/W | 106.8°C/W | | Multi-Layer PCB, JEDEC Standard Test Boards | 89.0°C/W | 81.8°C/W | 78.1°C/W | #### **Transistor Count** The transistor count for ICS840002-01 is: 3085 ### **Package Outline and Package Dimensions** Package Outline - G Suffix for 16 Lead TSSOP Table 7. Package Dimensions for 16 Lead TSSOP | All Dimensions in Millimeters | | | | | |-------------------------------|---------|---------|--|--| | Symbol | Minimum | Maximum | | | | N | 1 | 6 | | | | Α | | 1.20 | | | | A1 | 0.5 | 0.15 | | | | A2 | 0.80 | 1.05 | | | | b | 0.19 | 0.30 | | | | С | 0.09 | 0.20 | | | | D | 4.90 | 5.10 | | | | E | 6.40 | Basic | | | | E1 | 4.30 | 4.50 | | | | е | 0.65 | Basic | | | | L | 0.45 | 0.75 | | | | α | 0° | 8° | | | | aaa | | 0.10 | | | Reference Document: JEDEC Publication 95, MO-153 ### **Ordering Information** #### **Table 8. Ordering Information** | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|----------|----------------------------|--------------------|---------------| | 840002AG-01 | 40002A01 | 16 Lead TSSOP | Tube | -30°C to 85°C | | 840002AG-01T | 40002A01 | 16 Lead TSSOP | 2500 Tape & Reel | -30°C to 85°C | | 840002AG-01LF | 0002A01L | "Lead-Free", 16 Lead TSSOP | Tube | -30°C to 85°C | | 840002AG-01LFT | 0002A01L | "Lead-Free", 16 Lead TSSOP | 2500 Tape & Reel | -30°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications, such as those requiring extended temperature ranges, high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. # **Revision History Sheet** | Rev | Table | Page | Description of Change | Date | | |-----|-------|------|-------------------------------------------------------------------------------------------------------------------------------|---------|--| | В | | 1 | Features Section - corrected the integration range from 1.875MHz - 175MHz to 1.875MHz - 20MHz in the RMS phase jitter bullet. | | | | | T4 | 1 4 | Crystal Characteristics Table - added Drive Level. | | | | | | 8 | Added Recommendations for Unused Input and Output Pins. | 1/13/06 | | | | T8 | 11 | Ordering Information Table - corrected standard marking and | | | | | | | added Lead-Free part number, marking and note. | | | | | T5A | 4 | 3.3V AC Characteristics Table - added thermal note. | | | | | T5B | 4 | 3.3V/2.5V AC Characteristics Table -corrected FOUT from 56MHz min - 68MHz max to 56MHz min - 70MHz max. | | | | | | 7 | Deleted Power Supply Filtering Techniques section, added to schematic layout. | | | | С | | 7 | Deleted Crystal Input Interface section. | 2/3/11 | | | | T6 | 8 | Added Overdriving the XTAL Interface section. | | | | | | 9 | Updated Layout Guideline and diagram. | | | | | T8 | 11 | Ordering Information Table - deleted "ICS" prefix in Part/Order Number column. | | | | | | | Converted datasheet format. | | | | D | T5B | 4 | AC Characteristics Table - updated odc to include spec at 125MHz. | 2/29/12 | | | | T8 | 11 | Ordering Information Table - corrected Package column to replace LQFP with TSSOP. | 2/23/12 | | # We've Got Your Timing Solution 6024 Silver Creek Valley Road San Jose, California 95138 Sales 800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 rax. 400-204-2773 www.IDT.com/go/contactIDT Technical Support netcom@idt.com netcom@idt.cor +480-763-2056 DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. IDT's products are not intended for use in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.