DATA SHEET #### GENERAL DESCRIPTION The ICS83948I-01 is a low skew, 1-to-12 Differential-to-LVCMOS Fanout Buffer. The ICS83948I-01 has two selectable clock inputs. The CLK, nCLK pair can accept most standard differential input levels. The LVCMOS\_CLK can accept LVCMOS or LVTTL input levels. The low impedance LVCMOS outputs are designed to drive $50\Omega$ series or parallel terminated transmission lines. The effective fanout can be increased from 12 to 24 by utilizing the ability of the outputs to drive two series terminated lines. The ICS83948I-01 is characterized at 3.3V core/3.3V output. Guaranteed output and part-to-part skew characteristics make the ICS83948I-01 ideal for those clock distribution applications demanding well defined performance and repeatability. #### **F**EATURES - Twelve LVCMOS outputs - Selectable LVCMOS clock or differential CLK, nCLK inputs - CLK, nCLK pair can accept the following differential input levels: LVDS, LVPECL, LVHSTL, SSTL, HCSL - LVCMOS\_CLK accepts the following input levels: LVCMOS or LVTTL - Maximum output frequency: 150MHz - Output skew: 350ps (maximum) - Part to part skew: 1.5ns (maximum) - 3.3V core, 3.3V output - -40°C to 85°C ambient operating temperature - Available in both standard (RoHS 5) and lead-free (RoHS 6) packages #### **BLOCK DIAGRAM** ### PIN ASSIGNMENT **32-Lead LQFP**7mm x 7mm x 1.4mm package body **Y Package**Top View TABLE 1. PIN DESCRIPTIONS | Number | Name | Т | уре | Description | |----------------------------------------------------|--------------------------------------------------------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------| | 1 | CLK_SEL | Input | Pullup | Clock select input. Selects LVCMOS clock input when HIGH. Selects CLK, nCLK inputs when LOW. LVCMOS / LVTTL interface levels. | | 2 | LVCMOS_CLK | Input | Pullup | Clock input. LVCMOS / LVTTL interface levels. | | 3 | CLK | Input | Pullup | Non-inverting differential clock input. | | 4 | nCLK | Input | Pulldown | Inverting differential clock input. | | 5 | CLK_EN | Input | Pullup | Clock enable. LVCMOS / LVTTL interface levels. | | 6 | OE | Input | Pullup | Output enable. LVCMOS / LVTTL interface levels. | | 7 | V <sub>DD</sub> | Power | | Core supply pin. | | 8, 12, 16,<br>20, 24, 28, 32 | GND | Power | | Power supply ground. | | 9, 11, 13, 15,<br>17, 19, 21, 23<br>25, 27, 29, 31 | Q11, Q10, Q9, Q8,<br>Q7, Q6, Q5, Q4,<br>Q3, Q2, Q1, Q0 | Output | | Clock outputs. LVCMOS / LVTTL interface levels. | | 10, 14, 18, 22, 26, 30 | $V_{\scriptscriptstyle DDO}$ | Power | | Output supply pins. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|--------------------------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | | 4 | pF | | C <sub>PD</sub> | Power Dissipation Capacitance (per output) | | | 25 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | ΚΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | ΚΩ | | R <sub>OUT</sub> | Output Impedance | | | 7 | | Ω | TABLE 3A. CLOCK SELECT FUNCTION TABLE | Control Input | Clo | ock | |---------------|-------------|-------------| | CLK_SEL | CLK, nCLK | LVCMOS_CLK | | 0 | Selected | De-selected | | 1 | De-selected | Selected | TABLE 3B. CLOCK INPUT FUNCTION TABLE | | | Inputs | | Outputs | Input to Output Mode | Delevity | |---------|------------|----------------|----------------|---------|------------------------------|---------------| | CLK_SEL | LVCMOS_CLK | CLK | nCLK | Q0:Q12 | Input to Output Mode | Polarity | | 0 | _ | 0 | 1 | LOW | Differential to Single Ended | Non Inverting | | 0 | _ | 1 | 0 | HIGH | Differential to Single Ended | Non Inverting | | 0 | | 0 | Biased; NOTE 1 | LOW | Single Ended to Single Ended | Non Inverting | | 0 | _ | 1 | Biased; NOTE 1 | HIGH | Single Ended to Single Ended | Non Inverting | | 0 | _ | Biased; NOTE 1 | 0 | HIGH | Single Ended to Single Ended | Inverting | | 0 | _ | Biased; NOTE 1 | 1 | LOW | Single Ended to Single Ended | Inverting | | 1 | 0 | _ | _ | LOW | Single Ended to Single Ended | Non Inverting | | 1 | 1 | | | HIGH | Single Ended to Single Ended | Non Inverting | NOTE 1: Please refer to the Application Information section, "Wiring the Differential Input to Accept Single Ended Levels". #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>DD</sub> 4.6V $\begin{array}{ll} \text{Inputs, V}_{\text{I}} & -0.5 \text{V to V}_{\text{DD}} + 0.5 \text{ V} \\ \text{Outputs, V}_{\text{O}} & -0.5 \text{V to V}_{\text{DDO}} + 0.5 \text{V} \\ \text{Package Thermal Impedance, } \theta_{\text{JA}} & 47.9 ^{\circ}\text{C/W (0 lfpm)} \\ \text{Storage Temperature, Tstg} & -65 ^{\circ}\text{C to } 150 ^{\circ}\text{C} \end{array}$ Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply Characteristics, $V_{DD} = V_{DDO} = 3.3 V \pm 0.3 V$ , Ta = -40° to $85^{\circ}$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|--------------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Input Supply Voltage | | 3.0 | 3.3 | 3.6 | V | | V <sub>DDO</sub> | Output Supply Voltage | | 3.0 | 3.3 | 3.6 | V | | I <sub>DD</sub> | Quiescent Supply Current | | | | 55 | mA | Table 4B. DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 0.3V$ , Ta = -40° to 85° | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | | |------------------|-----------------------------------------|-----------------|-------------------------|-----------|---------|------------------------|----| | V <sub>IH</sub> | Input High Voltage | LVCMOS/LVTTL | | 2 | | 3.6 | ٧ | | V <sub>IL</sub> | Input Low Voltage | LVCMOS/LVTTL | | | | 0.8 | V | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | CLK, nCLK | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Input Common Mode Voltage;<br>NOTE 1, 2 | CLK, nCLK | | GND + 0.5 | | V <sub>DD</sub> - 0.85 | V | | I <sub>IN</sub> | Input Current | | | | | ±100 | μΑ | | V <sub>OH</sub> | Output High Voltage | | I <sub>OH</sub> = -20mA | 2.5 | | | V | | V <sub>OL</sub> | Output Low Voltage | | I <sub>OL</sub> = 20mA | | | 0.4 | V | NOTE 1: For single ended applications, the maximum input voltage for CLK, nCLK is $V_{\rm DD}$ + 0.3V. NOTE 2: Common mode voltage is defined as V<sub>III</sub>. Table 5. AC Characteristics, $V_{DD} = V_{DDO} = 3.3 V \pm 0.3 V$ , Ta = -40° to $85^{\circ}$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-------------------------------------|-----------------------|-------------------------|----------------------------------------------|-----------------|---------|-----------------|-------| | f <sub>MAX</sub> | Maximum Output Fr | equency | | 150 | | | MHz | | | Propagation Delay | CLK, nCLK;<br>NOTE 1A | | 2.5 | | 6.5 | ns | | t <sub>PD</sub> | FTOPagation Delay | LVCMOS_CLK;<br>NOTE 1B | | 3 | | 5.5 | ns | | tsk(o) | Output Skew; NOTE | E 2, 6 | Measured on rising edge @V <sub>DDO</sub> /2 | | | 350 | ps | | tsk(pp) | Part-to-Part Skew; | CLK, nCLK | Measured on | | | 1.5 | ns | | isk(pp) | NOTE 3, 6 | LVCMOS_CLK | rising edge @V <sub>DDO</sub> /2 | | | 2 | ns | | t <sub>R</sub> | Output Rise Time | | 0.8V to 2V | 0.2 | | 1.0 | ns | | t <sub>F</sub> | Output Fall Time | | 0.8V to 2V | 0.2 | | 1.0 | ns | | t <sub>PW</sub> | Output Pulse Width | | | tPeriod/2 - 800 | | tPeriod/2 + 800 | ps | | $t_{PZL}, t_{PZH}$ | Output Disable Time | e; NOTE 4 | | | | 11 | ns | | t <sub>PLZ</sub> , t <sub>PHZ</sub> | Output Enable Time | ; NOTE 4 | | | | 11 | ns | | | Clock Enable | CLK_EN to<br>CLK | | 1 | | | ns | | t <sub>s</sub> | Setup Time;<br>NOTE 5 | CLK_EN to<br>LVCMOS_CLK | | 0 | | | ns | | | Clock Enable | CLK to<br>CLK_EN | | 0 | | | ns | | t <sub>H</sub> | Hold Time;<br>NOTE 5 | LVCMOS_CLK to CLK_EN | | 1 | | | ns | NOTE 1A: Measured from the differential input crossing point to $V_{DDO}/2$ of the output. NOTE 1B: Measured from the $V_{DD}/2$ of the input to $V_{DDO}/2$ of the output. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDO</sub>/2. NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at $V_{ppo}/2$ . NOTE 4: These parameters are guaranteed by characterization. Not tested in production. NOTE 5: Setup and Hold times are relative to the falling edge of the input clock. NOTE 6: This parameter is defined in accordance with JEDEC Standard 65. ## PARAMETER MEASUREMENT INFORMATION # PARAMETER MEASUREMENT INFORMATION, CONTINUED # PARAMETER MEASUREMENT INFORMATION, CONTINUED ### **APPLICATION INFORMATION** #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 2 shows how the differential input can be wired to accept single ended levels. The reference voltage $V_REF = V_{DD}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the $V_REF$ in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{DD} = 3.3$ V, $V_REF$ should be 1.25V and R2/R1 = 0.609. ## RELIABILITY INFORMATION ### Table 6. $\theta_{JA}$ vs. Air Flow Table ### $\theta_{JA}$ by Velocity (Linear Feet per Minute) 0 200 500 Single-Layer PCB, JEDEC Standard Test Boards 67.8°C/W 55.9°C/W 50.1°C/W Multi-Layer PCB, JEDEC Standard Test Boards 47.9°C/W 42.1°C/W 39.4°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### TRANSISTOR COUNT The transistor count for ICS83948I-01 is: 1040 TABLE 7. PACKAGE DIMENSIONS | JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS | | | | | | |-----------------------------------------------|---------|------------|---------|--|--| | OVERDO | ВВА | | | | | | SYMBOL | МІМІМИМ | NOMINAL | MAXIMUM | | | | N | | 32 | | | | | Α | | | 1.60 | | | | <b>A</b> 1 | 0.05 | | 0.15 | | | | A2 | 1.35 | 1.40 | 1.45 | | | | b | 0.30 | 0.37 | 0.45 | | | | С | 0.09 | | 0.20 | | | | D | | 9.00 BASIC | | | | | D1 | | 7.00 BASIC | | | | | D2 | | 5.60 Ref. | | | | | E | | 9.00 BASIC | | | | | E1 | | 7.00 BASIC | | | | | E2 | | 5.60 Ref. | | | | | е | | 0.80 BASIC | | | | | L | 0.45 | 0.60 | 0.75 | | | | θ | 0° | | 7° | | | | ccc | | | 0.10 | | | REFERENCE DOCUMENT: JEDEC Publication 95, MS-026 TABLE 8. ORDERING INFORMATION | Part/Order Number | Marking | Package | Count | Temperature | | |---------------------------------------------------------------------------------------------------------------------------|---------------|-------------------------|------------------|---------------|--| | 83948AYI-01 | ICS83948AYI01 | 32 Lead LQFP | Tray | -40°C to 85°C | | | 83948AYI-01T | ICS83948AYI01 | 32 Lead LQFP | 1000 Tape & Reel | -40°C to 85°C | | | 83948AYI-01LF | ICS3948AI01L | Lead-Free, 32 Lead LQFP | Tray | -40°C to 85°C | | | 83948AYI-01LFT | ICS3948AI01L | Lead-Free, 32 Lead LQFP | 1000 Tape & Reel | -40°C to 85°C | | | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. | | | | | | While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. | | REVISION HISTORY SHEET | | | | | | |-----|------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--|--| | Rev | Table | Page | Description of Change | Date | | | | А | T8 | 11<br>13 | Updated datasheet's header/footer with IDT from ICS. Ordering Information Table - removed ICS prefix from Part/Order Number column. Added lead-free marking. Added Contact Page. | 9/6/1 | | | | | | | | | | | | | | | | | | | # We've Got Your Timing Solution. 6024 Silver Creek Valley Road San Jose, CA 95138 Sales 800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 Tech Support netcom@idt.com