

# Single-channel functional and reinforced isolated gate-drive ICs for high-voltage enhancement-mode GaN HEMTs

#### **Features**

- Dedicated gate driver ICs for high-voltage GaN power switches (CoolGaN™, GIT technology based products)
  - low driving impedance (on-resistance  $0.85 \Omega$  source,  $0.35 \Omega$  sink)
  - resistor programmable gate current (typ. 10 mA) in steady "on" state
  - programmable negative gate voltage to completely avoid spurious turn-on
- Single output supply voltage (typ. 8 V, floating)
- Switching behavior independent of duty-cycle (2 "off" voltage levels)
- Differential concept to ensure negative gate drive voltage under any condition
- Fast input-to-output propagation (37 ns) with excellent stability (+7/-6 ns)
- Galvanic input-to-output isolation based on coreless transformer (CT) technology
- Common mode transient immunity (CMTI) > 200 V/ns
- 3 package versions
  - 1EDF5673K: 13-pin LGA (5 x 5 mm, PG-TFLGA-13-1) for functional isolation (1.5 kV)
  - 1EDF5673F: 16-pin P-DSO (150 mil, PG-DSO-16-11) for functional isolation (1.5 kV)
  - 1EDS5663H: 16-pin P-DSO (300 mil, PG-DSO-16-30) for safe isolation (6 kV)
- Fully qualified according to JEDEC for Industrial Applications

#### **Description**

CoolGaN™ and similar GaN switches require a continuous gate current of a few mA in their "on" state. Besides, due to low threshold voltage and extremely fast switching transients, a negative "off" voltage level may be needed. The widely used RC-coupled gate driver fulfils these requirements, however it suffers from a duty-cycle dependence of switching dynamics and the lack of negative gate drive in specific situations.

Infineon's GaN EiceDRIVER™ solves these issues with very low effort. The two output stages shown below enable a zero "off" level to eliminate any duty-cycle dependence. In addition, the differential topology is able to provide negative gate drive without the need for a negative supply voltage. However, it requires a floating supply voltage not compatible with bootstrapping.







#### **GaN** gate driver



#### **Potential applications**

- High-voltage AC/DC conversion
- High-voltage DC/DC conversion

in server and telecom SMPS

#### Isolation and safety approval

- 1EDS5663H with reinforced isolation: certification by VDE, UL, CSA, CQC according to
  - DIN V VDE V 0884-10 (2006-12) with  $V_{\rm IOTM} = 8 \, {\rm k} V_{\rm pk}, V_{\rm IOSM} = 6.25 \, {\rm k} V_{\rm pk}$  (tested at 10  ${\rm k} V_{\rm pk}$ )
  - UL1577 (Ed. 5) with  $V_{ISO} = 5.7 \text{ k} V_{RMS}$
  - IEC60950 and IEC602386 system standards and corresponding CQC certificates
- 1EDF5673K and 1EDF5673F with functional isolation: production test with 1.5 kV for 10 ms

#### **Product versions**

In accordance with the isolation classification for primary and secondary side control, GaN EiceDRIVER™ is available in different package versions

Table 1 GaN EiceDRIVER™ product family overview

| Part      | Package            | Source/sink          | Input-to-output isolation |                                                                                                                            |                                                      |                                                  |  |  |  |  |
|-----------|--------------------|----------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------|--|--|--|--|
| number    |                    | output<br>resistance | Isolation class           | Rating                                                                                                                     | Surge testing                                        | Safety<br>certification <sup>1)</sup>            |  |  |  |  |
| 1EDF5673K | LGA-13<br>5 x 5 mm | 0.85 Ω / 0.35 Ω      | functional                | $V_{\rm IO}$ = 1.5 k $V_{\rm DC}$                                                                                          | n.a                                                  | n.a                                              |  |  |  |  |
| 1EDF5673F | DSO-16<br>150 mil  | 0.85 Ω / 0.35 Ω      | functional                | $V_{\rm IO}$ = 1.5 k $V_{\rm DC}$                                                                                          | n.a                                                  | n.a                                              |  |  |  |  |
| 1EDS5663H | DSO-16<br>300 mil  | 0.85 Ω / 0.35 Ω      | reinforced<br>(safe)      | $V_{\text{IOTM}} = 8 \text{ k}V_{\text{pk}}$<br>(VDE0884-10)<br>$V_{\text{ISO}} = 5.7 \text{ k}V_{\text{RMS}}$<br>(UL1577) | V <sub>IOSM</sub> >10 kV <sub>pk</sub><br>(IEC60065) | VDE0884-10<br>UL1577<br>IEC60950,<br>62386 (CQC) |  |  |  |  |

1) certification pending

# 1EDF5673K, 1EDF5673F, 1EDS5663H GaN gate driver



# **Table of Contents**

|                 | Features                                                    | 1    |
|-----------------|-------------------------------------------------------------|------|
|                 | Table of Contents                                           | 3    |
| 1               | Pin configuration and description                           | 4    |
| 2               | Background and system description                           | 5    |
| 3               | Functional description                                      | 8    |
| 3.1             | Block diagram                                               |      |
| 3.2             | Isolation                                                   |      |
| 3.3<br>3.3.1    | Power supply                                                |      |
| 3.3.2           | Input supply voltage                                        |      |
| 3.3.3           | Power dissipation                                           |      |
| 3.4             | Driver outputs                                              |      |
| 3.5             | Undervoltage Lockout (UVLO)                                 |      |
| 3.6<br>3.7      | CT communication and data transmission                      |      |
|                 |                                                             |      |
| <b>4</b><br>4.1 | Electrical characteristics       Absolute maximum ratings   |      |
| 4.2             | Thermal characteristics                                     |      |
| 4.3             | Operating range                                             |      |
| 4.4             | Electrical characteristics                                  | . 14 |
| 5               | Timing diagrams                                             | . 17 |
| 6               | Typical characteristics                                     | . 18 |
| 7               | Isolation specifications                                    | . 22 |
| 7.1             | Functional isolation specifications                         |      |
| 7.1.1           | Functional isolation in PG-TFLGA-13-1 package (1EDF5673K)   |      |
| 7.1.2<br>7.2    | Functional isolation in NB PG-DSO-16-11 package (1EDF5673F) |      |
| 7.3             | Safety-limiting values                                      |      |
| 8               | Application circuit                                         |      |
| 8.1             | Dimensioning guidelines                                     |      |
| 9               | Layout guidelines                                           | . 28 |
| 10              | Package outline dimensions                                  | . 30 |
| 10.1            | Package PG-TFLGA-13-1                                       |      |
| 10.2            | Package PG-DSO-16-11                                        |      |
| 10.3            | Package PG-DSO-16-30                                        |      |
| 11              | Device numbers and markings                                 | . 35 |
| 12              | Revision History                                            | . 36 |



Pin configuration and description

# 1 Pin configuration and description



Figure 1 Pin configuration for DSO-16 and LGA-13 packages, top view

Table 2 Pin description

| Pin DSO | Pin LGA | Symbol  | Description                                                                                                                                                  |
|---------|---------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | 2       | PWM     | Input signal (default state Low) Controls switching sequence at OUTG and OUTS                                                                                |
| 2       | 3       | N.C.    | Do not connect                                                                                                                                               |
| 3       | 7       | VDDI    | Input supply voltage (+3.3 V)                                                                                                                                |
| 4       | 1       | GNDI    | Input GND                                                                                                                                                    |
| 5       | 5       | DISABLE | Input signal (defaut state Low) Logic High is equivalent to a low state at PWM input                                                                         |
| 6       | 6       | TNEG    | Resistor programmable input to control the duration $t_1$ of negative "off" level ( <b>Figure 4</b> ); $t_1 = R_{t1} * 1.8 \text{ pF}$                       |
| 7       | 7       | N.C.    | Not connected                                                                                                                                                |
| 8       | 4       | SLDO    | N.C. or connected to VDDI: applied voltage (3.3 V) directly used as input supply voltage Connected to GNDI: Internal shunt regulator activated (VDD > 3.5 V) |
| 9       | 8       | GNDG    | Ground for OUTG                                                                                                                                              |
| 10      | 9       | OUTG    | Output connectd to GaN gate                                                                                                                                  |
| 11      | 10      | VDDG    | Positive supply voltage for gate connected output stage                                                                                                      |
| 12      | -       | N.C.    | Not connected                                                                                                                                                |
| 13      | -       | N.C.    | Not connected                                                                                                                                                |
| 14      | 11      | GNDS    | Ground for OUTS (has to be connected with GNDG)                                                                                                              |
| 15      | 12      | OUTS    | Output connected to GaN source                                                                                                                               |
| 16      | 13      | VDDS    | Positive supply voltage for source connected output stage (has to be connected with VDDG)                                                                    |

# 1EDF5673K, 1EDF5673F, 1EDS5663H GaN gate driver

# infineon

**Background and system description** 

# 2 Background and system description

Although gallium nitride high electron mobility transistors (GaN HEMTs) with ohmic pGaN gate like Infineon's 600 V CoolGaN<sup>TM</sup> power switches are robust enhancement-mode ("normally-on") devices, they differ significantly from MOSFETs. The gate module is not isolated from the channel, but behaves like a diode with a forward voltage  $V_F$  of 3 to 4 V. Equivalent circuit and typical gate input characteristic are given in **Figure 2**. In the steady "on" state a continuous gate current is required to achieve stable operating conditions. The switch is "normally-off", but the threshold voltage  $V_{th}$  is rather low (~+1 V). This is why in certain applications a negative gate voltage  $-V_N$ , typically in the range of several volts, is required to safely keep the switch "off" (**Figure 2**b).



Figure 2 Equivalent circuit (a) and gate input characteristics (b) of typical normally-off GaN HEMT

Obviously the transistor in **Figure 2** cannot be driven like a conventional MOSFET due to the need for a steady-state "on" current  $I_{ss}$  and a negative "off" voltage  $-V_N$ . While an  $I_{ss}$  of a few mA is sufficient, fast switching transients require gate charging currents  $I_{on}$  and  $I_{off}$  in the 1 A range. To avoid a dedicated driver with 2 separate "on" paths and bipolar supply voltage, the solution depicted in **Figure 3** is usually chosen, combining a standard gate driver with a passive RC circuit to achieve the intended behavior. The high-current paths containing the small gate resistors  $R_{on}$  and  $R_{off}$ , respectively, are connected to the gate via a coupling capacitance  $C_{c}$ .  $C_{c}$  is chosen to have no significant effect on the dynamic gate currents  $I_{on}$  and  $I_{off}$ . In parallel to the high-current charging path the much larger resistor  $R_{ss}$  forms a direct gate connection to continuously deliver the small steady-state gate current,  $I_{ss}$ . In addition,  $C_{c}$  can be used to generate a negative gate voltage. Obviously, in the "on"-state  $C_{c}$  is charged to the difference of driver supply  $V_{DDO}$  and diode voltage  $V_{F}$ . When switching to the "off" state, this charge is redistributed between  $C_{c}$  and  $C_{c}$  and causes an initial negative  $V_{c}$  of value

(2.1)

$$-V_N = -\frac{C_C \cdot (V_{DDO} - V_F) - Q_{Geq}}{C_C + C_{GS}}$$

with  $Q_{\rm Geq}$  denoting an equivalent application-specific gate charge, i.e.  $Q_{\rm Geq} \sim Q_{\rm GS}$  for hard-switching and  $Q_{\rm Geq} \sim Q_{\rm GS}$  +  $Q_{\rm GD}$  for soft-switching transitions.  $V_{\rm N}$  can thus be controlled by proper choice of  $V_{\rm DDO}$  and  $C_{\rm C}$ . During the "off" state the negative  $V_{\rm GS}$  decreases, as  $C_{\rm C}$  is discharged via  $R_{\rm ss}$ . The associated time constant cannot be chosen independently, but is related to the steady-state current and is typically in the 1  $\mu$ s range. The negative gate voltage at the end of the "off" phase ( $V_{\rm Nf}$  in **Figure 3**b) thus depends on the "off" duration. It lowers the effective driver voltage for the following switching "on" event, resulting in a dependence of switching dynamics on frequency and duty cycle as one drawback of this approach.

#### **GaN** gate driver



#### **Background and system description**



Equivalent circuit of GaN switch with RC gate drive (a) and gate-to-source voltage  $V_{\rm GS}$  (b) Figure 3

A second problem might happen if two switches are used alternately in a half-bridge configuration. In normal operation always one of the switches is "on", and before switching on the other one, it has to be switched off, thereby generating the negative gate voltage  $V_N$ . The usually short period with both switches "off" (dead time  $t_d$ ) does not cause a significant increase of  $V_{GS}$ . If, however, there is by any reason a longer period with both switches in "off" state (e.g. during system start-up, burst mode operation etc.), both coupling capacitors ( $C_c$ ) will be discharged. Thus, for the first switching pulse after such an extended non-switching period no negative voltage is available. This could lead to increased transistor stress or even instabilities due to spurious turn-on effects in half-bridge topologies.

To solve the problems described above, a shape of  $V_{\rm GS}$  like the one in **Figure 4**b) would be required rather than the one in Figure 4a) which results from the simple RC circuit. As explained, a negative  $V_{GS}$  might be needed for safe "off" states during the switching transients, but it should be as low as possible. Due to the lack of a physical body diode any negative  $V_{GS}$  adds to the voltage drop of a GaN transistor in reverse polarity (diode operation) thereby increasing the conduction losses during dead time. Thus in the idealized waveform of Figure 4b)  $V_{GS}$  is switched to the minimum required  $V_N$  for a constant time  $t_1$  longer than the system dead time  $t_d$ . After that  $V_{GS}$  is switched back to zero to ensure identical conditions for the next switch "on" event and to minimize losses from diode operation. If, however, an "off" state lasts for a time  $t_2$  significantly longer than a normal switching period  $1/f_{sw}$  (e.g. several µs),  $V_{GS}$  should be switched again to  $-V_N$  to avoid the described "first pulse" problem.



 $V_{\rm GS}$  voltage waveforms with RC circuit (a), improved (b) and proposed shape (c) Figure 4

#### **GaN** gate driver



#### **Background and system description**

The conceptual goal of the GaN EiceDRIVER<sup>TM</sup> is to provide the gate voltage of **Figure 4**b) or a functional equivalent without significantly increasing driving complexity. This is achieved by slightly modifying the gate drive waveform as depicted in **Figure 4**c). The "off" level after a long deadtime need not be the optimized negative voltage  $-V_N$ , it could also be the more negative level  $-V_{DDO}$ . As these "first pulse" situations happen very rarely compared with regular switching cycles, the resulting higher reverse voltage drop has negligible effect on switching losses.

Although going from the 3-level signal of **Figure 4**b) to the 4 levels of **Figure 4**c) seems to increase complexity at first sight, this is finally not true. Waveform c) can be realized in a very convenient way, if  $V_N$  is generated by the RC network as described above. Then the differential driver concept of **Figure 5**a) with switch control signals as given in **Figure 5**b) is able to fulfil all discussed requirements with lowest effort: a single supply voltage, 4 switches and 4 connection pins are sufficient.

As mentioned, utilizing  $-V_{\rm DDO}$  instead of  $-V_{\rm N}$  only during extended "off"-phases has no impact on switching losses. However, care has to be taken when switching on again, because  $C_{\rm C}$  is fully charged to  $V_{\rm DDO}$  in this "first pulse" situation and no current flow is possible via the capacitive path. With the standard switching-on scheme (open  $S_1$  / close  $S_2$ ) the transient current thus would be limited to the small steady-state current. To achieve a faster turn-on,  $C_{\rm GS}$  will be discharged prior to the "on"-transient by switching on  $S_3$  for a short time  $t_3$  before initiating the actual "on"-transient via  $S_1$  and  $S_2$ . A  $t_3$ -duration of typically 20 ns is sufficient.



Figure 5 GaN EiceDRIVER™ concept (a) and switch control signals (b)

In the topology of **Figure 5**a) a single resistor  $R_{\rm tr}$  is responsible for setting the maximum transient charging and discharging current. This is often acceptable. If it is not, an additional resistor  $R_{\rm off}$  with series diode in parallel with  $R_{\rm tr}$  can be used to realize different impedances for "on" and "off" transients, respectively. All relevant driving parameters are thus easily programmable by choosing  $V_{\rm DDO}$ ,  $R_{\rm ss}$ ,  $R_{\rm tr}$ ,  $R_{\rm off}$  and  $C_{\rm C}$  according to **Equation (2.1)** and the relations

$$I_{ss} = \frac{V_{DDO} - V_F}{R_{ss}}, \qquad I_{on,max} = \frac{V_{DDO}}{R_{tr} + R_{off}}, \qquad I_{off,max} = \frac{V_{th} + V_N}{R_{off}}$$
 (2.2)

**Functional description** 

# 3 Functional description

## 3.1 Block diagram

A simplified functional block diagram of the GaN EiceDRIVER™ is given in **Figure 6**. The 4 output transistors are placed on 2 separate dies. Isolation between input and outputs is achieved by means of two coreless transformer structures (CT) situated on the input die.



Figure 6 Block diagram

#### 3.2 Isolation

The GaN EiceDRIVER™ is available in three package versions in accordance with different classes of input-to-output isolation voltage requirements

- 1EDF5673K in LGA-13 5 x 5 mm package for functional isolation (1.5 kV)
- 1EDF5673F in DSO-16 narrow-body (150 mil) package for functional isolation (1.5 kV)
- 1EDS5663H in DSO-16 wide-body (300 mil) package for reinforced safe isolation (6 kV)

In SMPS functional isolation is typical for high-voltage systems that are controlled from their primary side, whereas high-voltage switches controlled from the secondary side require safe isolation.

The safe isolation version 1EDS5663H is tested according to VDE0884-10 / IEC60747-17 standards as specified in **Table 15** to **Table 18**. As the CT forming this barrier is placed on the input die, a true "fail-safe" isolation is achieved, i.e. even in case of a destruction of the power switch the driver input remains safely isolated from the output.

**GaN** gate driver

**Functional description** 

#### 3.3 Power supply

Due to the isolation between input and output side, two power domains with independent power management are required. Undervoltage Lockout (UVLO) functions for both input and output supplies ensure a defined start-up and robust functionality under all operating conditions.

#### 3.3.1 Input supply voltage

The input die is supplied via VDDI with a nominal voltage of 3.3 V. Power consumption to some extent depends on switching frequency, as the input signal is converted into a train of repetitive current pulses to drive the coreless transformer. Due to the chosen robust encoding scheme the average repetition rate of these pulses and thus the average supply current depends on the switching frequency  $f_{\rm sw}$ . However, for  $f_{\rm sw}$  < 500 kHz this effect is very small.

The input side can also be operated with supply voltages higher than 3.3 V. Then a shunt LDO voltage regulator (SLDO) is enabled by connecting pin SLDO to GND. The SLDO regulates the current through an external resistor  $R_{\text{VDDI}}$  connected between the external supply voltage VDD and pin VDDI as depicted in the typical application circuit on **Page 1** to generate the required voltage drop. For proper operation it has to be ensured that the current through  $R_{\text{VDDI}}$  always exceeds the maximum supply current  $I_{\text{VDDI},\text{max}}$  of the input chip.  $R_{\text{VDDI}}$  thus has to fulfil

(3.1)

$$R_{VDDI} < \frac{V_{DD} - 3.3V}{I_{VDDI,max}}$$

Then  $I_{\text{shunt}}$ , the excess current through  $R_{\text{VDDI}}$ , can be controlled by the SLDO to regulate  $V_{\text{DDI}}$  to a constant 3.3 V. A typical choice for  $V_{\text{DD}} = 5$  V could be  $R_{\text{VDDI}} = 470 \,\Omega$ , resulting in sufficient margin between resistor current and maximum average operating current. As usual, the dynamic peak current is provided by a blocking cap (10 to 22 nF) between  $V_{\text{DDI}}$  and GNDI.

# 3.3.2 Output supply voltage

Both output dies and the respective output switches are supplied by a common voltage of typically 8 V between pins VDDS/G and GNDS/G. A ceramic bypass capacitance in the 20 to 100 nF range has to be placed close to the supply pins. The output supply must be floating with respect to the input supply system. This is not only required by the Kelvin source connection of the GaN switch (results in inductive voltage peaks between input and output ground during switching transient), but also by the differential driving concept as explained in **Chapter 2**.

Again the minimum operating supply voltage is set by an undervoltage lockout function (UVLO<sub>out</sub>), operating independently of the input UVLO function.

# 3.3.3 Power dissipation

The main power components associated with gate drive are the following: as usual, a first small part (< 20 mW) is due to the internal driver supply currents  $I_{\text{VDDI}}$  and  $I_{\text{VDDO}}$ ; they slightly depend on switching frequency via the CT encoding scheme (see **Typical characteristics** in **Chapter 6**). The second component results from charging the gate capacitance and is in the same range due to the low gate charge of GaN switches.

However, there are 2 more GaN-specific power components. The continuous gate current any CoolGaN<sup>TM</sup> switch requires in the steady on-state causes some tens of mW to be dissipated. And, as a consequence of the differential driving concept, additional power is dissipated during longer non-switching periods; this is associated with the application of  $V_{DDO}$  as negative gate-to-source voltage, because  $V_{DDO}$  is then loaded directly with  $R_{ss}$  (see **Figure 5**). In burst-mode operation the power depends on the burst/pause ratio and is typically also only a few tens of mW. During extended stand-by modes, however, powering down the  $V_{DDO}$  supply could save about

#### **GaN** gate driver

#### **Functional description**

100 mW. It should also be pointed out that the internal gate/source clamp implemented in CoolGaN<sup>™</sup> is connected in parallel with  $R_{ss}$  in this state. To avoid any significant additional current and power dissipation,  $V_{DDO}$  should be strictly limited to a maximum of 12 V.

As a summary, the total gate-drive power always stays in the 50 to 150 mW range and is thus sufficiently small to not cause any critical on-chip temperature increase.

#### 3.4 Driver outputs

The rail-to-rail driver output stage realized with complementary MOS transistors is able to provide a typical 4 A sourcing and 8 A sinking current. Although these current levels are neither needed nor reached when driving GaN HEMTs (due to their low gate charge of only a few nC), the low on-resistance coming together with high driving current is nevertheless beneficial. With an  $R_{\rm on}$  of 0.85  $\Omega$  for the sourcing pMOS and 0.35  $\Omega$  for the sinking nMOS transistor the driver can be considered as a nearly ideal switch. The gate drive parameters can thus be determined easily and accurately by the external components as described in **Chapter 2**. The p-channel sourcing transistor enables real rail-to-rail behavior without suffering from the voltage drop unavoidably associated with nMOS source follower stages.

#### 3.5 Undervoltage Lockout (UVLO)

The Undervoltage Lockout function ensures that the outputs can be switched only, if both input and output supply voltages exceed the corresponding UVLO threshold voltages. Thus it can be guaranteed, that the switch transistors are not operated, if the driving voltage is too low for complete and fast switching on, thereby avoiding excessive power dissipation.

The UVLO levels for the output supply are set to a typical "on" value of 4.5 and 5.5 V (with 0.3 V hysteresis) for OUTG and OUTS, respectively, whereas  $UVLO_{in}$  for  $V_{DDI}$  is set to 2.85 V with 0.15 V hysteresis. The different UVLO levels for OUTG and OUTS help to safely avoid any erroneous turn-on of the GaN switch despite the low GaN threshold voltage. Special attention has been paid to cover all possible operating conditions, like start-up or arbitrary supply voltage situations:

- if  $V_{\rm DDI}$  drops below UVLO<sub>in</sub>, a "switch-to-low" command is sent to output OUTG, whereas OUTS is switched to "high"; this corresponds to the final state in extended "off" periods with  $V_{\rm GS} = -V_{\rm DDO}$
- for  $V_{DD}$  lower than the output UVLO levels, an effective clamping concept has been realized by means of 100 k $\Omega$  resistors connecting the outputs OUTS and OUTG to the respective gates of the sourcing pMOS transistors in the output stage

As a result, safe operation of the GaN switch can be guaranteed under any circumstances.

#### 3.6 CT communication and data transmission

A coreless transformer (CT) based communication module is used for PWM signal transfer between input and outputs. A proven high-resolution pulse repetition scheme in the transmitter combined with a watchdog time-out at the receiver side enables recovery from communication fails and ensures safe system shut-down in failure cases.

Besides, the repetition scheme is also used to signal a "first pulse" situation (**Figure 5**). If an "off"-state lasts longer than 32  $\mu$ s, the repetition rate of the CT pulses is reduced to a value that causes the watchdog on the output chip to wake up and initiate a change in the "off" state acc. to **Figure 5** (switch  $S_3$  to "off" and  $S_4$  to "on" state).

#### 3.7 Signal timing

From the above, the extended "off"-phase  $t_2$  defining a "first pulse" situation, is fixed at a typical value of 32  $\mu$ s. The other important timing parameter  $t_1$ , i.e. the duration of the negative "off"-voltage, can be programmed by

#### **GaN** gate driver

#### **Functional description**

a resistor  $R_{\rm t1}$  connected from TNEG to GNDI according to  $t_1$  =  $R_{\rm t1}$  \* 1.8 pF. As the main idea is to keep the switch in a safe "off" state during the switching transient,  $t_1$  must be longer than the system dead time  $t_{\rm d}$ , i.e. the maximum time between an "off"-command and the subsequent switching transient. The upper limit for  $t_1$  obviously is the minimum "off"-period; thus there is usually sufficient margin in the choice of  $t_1$ .

However, it should be mentioned that the actual value of  $t_1$  can be influenced by the switching transient itself due to small, but unavoidable coupling capacitances between output and input pins. Even with an optimized PCB layout, capacitances inside the package may cause a shortening of  $t_1$  for the high-side switch in fast-switching half-bridges to approximately 50% of the static value. But, as the effect is triggered by the transient of the switching node, the essential requirement, i.e. to apply the negative gate voltage during this transient, is always met automatically and the described behavior does not cause any adverse effect in the system. Nevertheless, it is possible to reduce the shortening effect by connecting a capacitance of a few 100 pF in parallel with  $R_{\rm t1}$ .

# **GaN** gate driver

#### **Electrical characteristics**



# 4 Electrical characteristics

# 4.1 Absolute maximum ratings

The absolute maximum ratings are listed in **Table 3**. Stresses beyond these values may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 3 Absolute maximum ratings

| Parameter                                         | Symbol                                 |      | Values |                        | Unit         | Note or Test Condition                    |
|---------------------------------------------------|----------------------------------------|------|--------|------------------------|--------------|-------------------------------------------|
|                                                   |                                        | Min. | Тур.   | Max.                   |              |                                           |
| Input supply voltage                              | $V_{\rm DDI}$                          | -0.3 | -      | 4.0                    | ٧            | SLDO inactive (N.C. or connected to VDDI) |
| Output supply voltage                             | $V_{ m DDO}$                           | -0.3 | _      | 22                     | V            | -                                         |
| Voltage at pins PWM and                           | V <sub>IN</sub>                        | -0.3 | _      | 17                     | ٧            | -                                         |
| DISABLE                                           |                                        | -5   | -      | -                      | ٧            | < 50 ns for transient 1)                  |
| Voltage at pins TNEG and SLDO                     | V <sub>TNEG</sub><br>V <sub>SLDO</sub> | -0.3 | -      | V <sub>DDI</sub> + 0.3 | V            | -                                         |
| Voltage at pins OUTS, OUTG                        | V <sub>OUTS/G</sub>                    | -0.3 | _      | V <sub>DDO</sub> + 0.3 | ٧            | -                                         |
|                                                   |                                        | -2   | _      | V <sub>DDO</sub> + 1.5 | ٧            | < 200 ns <sup>1)</sup>                    |
| Reverse current peak at pins                      | I <sub>SRC_rev</sub>                   | -5   | -      | _                      | $A_{pk}$     | < 500 ns <sup>1)</sup>                    |
| OUTS, OUTG                                        | I <sub>SNK_rev</sub>                   | -    | -      | 5                      | $A_{\rm pk}$ |                                           |
| Non-destructive Common<br>Mode Transient Immunity | CMTI                                   | 400  | -      | -                      | V/ns         | outputs with respect to input             |
| Junction temperature                              | T <sub>J</sub>                         | -40  | _      | 150                    | °C           | -                                         |
| Storage temperature                               | $T_{\rm STG}$                          | -65  | -      | 150                    | °C           | -                                         |
| Soldering temperature                             | $T_{SOL}$                              | _    | -      | 260                    | °C           | reflow / wave soldering 2)                |
| ESD capability                                    | V <sub>ESD_CDM</sub>                   | -    | -      | 0.5                    | kV           | Charged Device Model (CDM) 3)             |
| ESD capability                                    | V <sub>ESD_HBM</sub>                   | -    | -      | 2                      | kV           | Human Body Model<br>(HBM) <sup>4)</sup>   |

<sup>1)</sup> parameter verified by design, not tested in production

<sup>2)</sup> according to JESD22A111

<sup>3)</sup> according to JESD22-002

<sup>4)</sup> according to JESD22-A114-B (discharging 100 pF capacitor through 1.5 kΩ resistor)

## **GaN** gate driver

# **(infineon**

#### **Electrical characteristics**

#### 4.2 Thermal characteristics

Table 4 Thermal characteristics at  $T_{\Delta}$  = 25°C

| Parameter                                                | Symbol              |      | Values | Unit | Note or  |                       |
|----------------------------------------------------------|---------------------|------|--------|------|----------|-----------------------|
|                                                          |                     | Min. | Тур.   | Max. |          | <b>Test Condition</b> |
| PG-TFLGA-13-1 package                                    |                     |      |        | •    | *        |                       |
| Thermal resistance junction-<br>ambient <sup>1)</sup>    | R <sub>thJA25</sub> | -    | 112    | _    | K/W      | -                     |
| Thermal resistance junction-case (top) <sup>2)</sup>     | R <sub>thJC25</sub> | -    | 44     | -    | K/W      | -                     |
| Thermal resistance junction-board <sup>3)</sup>          | R <sub>thJB25</sub> | -    | 66     | _    | K/W      | _                     |
| Characterization parameter junction-top <sup>4)</sup>    | Ψ <sub>thJT25</sub> | -    | 7.7    | -    | K/W      | -                     |
| Characterization parameter junction-board <sup>4)</sup>  | Ψ <sub>thJB25</sub> | -    | 5.6    | _    | K/W      | -                     |
| PG-DSO-16-30 package                                     | 1                   |      | 1      | 1    | II.      |                       |
| Thermal resistance junction-<br>ambient <sup>1)</sup>    | R <sub>thJA25</sub> | -    | 59     | _    | K/W      | -                     |
| Thermal resistance junction-case (top) <sup>2)</sup>     | R <sub>thJC25</sub> | -    | 32     | _    | K/W      | -                     |
| Thermal resistance junction-board 3)                     | R <sub>thJB25</sub> | -    | 33     | _    | K/W      | _                     |
| Characterization parameter<br>junction-top <sup>4)</sup> | Ψ <sub>thJT25</sub> | -    | 8.9    | _    | K/W      | -                     |
| Characterization parameter junction-board <sup>4)</sup>  | Ψ <sub>thJB25</sub> | -    | 7.7    | -    | K/W      | -                     |
| PG-DSO-16-11 package                                     |                     |      |        |      | <u>.</u> |                       |
| Thermal resistance junction-<br>ambient <sup>1)</sup>    | R <sub>thJA25</sub> | -    | 51     | _    | K/W      | -                     |
| Thermal resistance junction-case (top) <sup>2)</sup>     | R <sub>thJC25</sub> | -    | 25     | _    | K/W      | -                     |
| Thermal resistance junction-board 3)                     | R <sub>thJB25</sub> | _    | 36     | _    | K/W      | _                     |
| Characterization parameter junction-top <sup>4)</sup>    | Ψ <sub>thJT25</sub> | -    | 4.4    | _    | K/W      | -                     |
| Characterization parameter junction-board <sup>4)</sup>  | Ψ <sub>thJB25</sub> | -    | 5.4    | _    | K/W      | -                     |
|                                                          |                     |      |        |      |          |                       |

<sup>1)</sup> obtained by simulating a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

<sup>2)</sup> obtained by simulating a cold plate test on the package top. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

<sup>3)</sup> obtained by simulating an environment with a ring cold plate fixture to control the PCB temperature, as described in IESD51-8

<sup>4)</sup> estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $R_{\text{th}}$ , using a procedure described in JESD51-2a (sections 6 and 7).

#### **GaN** gate driver

#### **Electrical characteristics**

#### 4.3 **Operating range**

Table 5 **Operating range** 

| Parameter                                      | Symbol                |      | Values |                   | Unit | Note or<br>Test Condition                 |
|------------------------------------------------|-----------------------|------|--------|-------------------|------|-------------------------------------------|
|                                                |                       | Min. | Тур.   | Max.              |      |                                           |
| Input supply voltage                           | $V_{\rm DDI}$         | 3    | -      | 3.5               | V    | SLDO inactive (N.C. or connected to VDDI) |
| Output supply voltage                          | $V_{\mathrm{DDO}}$    | 6.5  | 8      | 20 <sup>1)</sup>  | ٧    | Min. defined by UVLO                      |
| VDDI blocking capacitance                      | $C_{\text{VDDI}}$     | -    | -      | 22                | nF   | SLDO active<br>(connected to GNDI)        |
| Logic input voltage at pins<br>PWM and DISABLE | V <sub>IN</sub>       | 0    | -      | 6.5               | V    | -                                         |
| Voltage at pins TNEG and SLDO                  | $V_{TNEG}$ $V_{SLDO}$ | 0    | -      | 5                 | V    | -                                         |
| Junction temperature                           | $T_{J}$               | -40  | _      | 150 <sup>2)</sup> | °C   |                                           |
| Ambient temperature                            | $T_{A}$               | -40  | _      | 125               | °C   | -                                         |

<sup>1)</sup> for CoolGaN<sup>TM</sup> HEMTs  $V_{DDO}$  < 12 V is recommended

#### 4.4 **Electrical characteristics**

Unless otherwise noted, min./max. values of characteristics are the lower and upper limits, respectively. They are valid within the full operating range. Typical values are given at  $T_J$  = 25°C with  $V_{DDI}$  = 3.3 V and  $V_{DDO}$  = 8 V

Table 6 **Power supply** 

| Parameter              | Symbol              | Symbol Values |      |      |    | Note or        |
|------------------------|---------------------|---------------|------|------|----|----------------|
|                        |                     | Min.          | Тур. | Max. |    | Test Condition |
| VDDI quiescent current | I <sub>VDDIqu</sub> | -             | 1.5  | -    | mA | no switching   |
| VDDO quiescent current | I <sub>VDDOqu</sub> | _             | 1.3  | -    | mA | no switching   |

Table 7 **Static output characteristics** 

| Parameter                               | Symbol              |      | Values | Unit | Note or |                          |
|-----------------------------------------|---------------------|------|--------|------|---------|--------------------------|
|                                         |                     | Min. | Тур.   | Max. |         | <b>Test Condition</b>    |
| High level (sourcing) output resistance | R <sub>on_SRC</sub> | 0.42 | 0.85   | 1.6  | Ω       | I <sub>SRC</sub> = 50 mA |
| Peak sourcing output current            | I <sub>SRC_pk</sub> | -    | 4      | 1)   | Α       | _                        |
| Low level (sinking) output resistance   | R <sub>on_SNK</sub> | 0.18 | 0.35   | 0.75 | Ω       | I <sub>SNK</sub> = 50 mA |
| Peak sinking output current             | I <sub>SNK_pk</sub> | 2)   | -8     | _    | Α       | _                        |

<sup>1)</sup> actively limited to approx.  $5.2\,A_{\rm pk}$ , not subject to production test - verified by design / characterization

<sup>2)</sup> continuous operation above 125°C may reduce lifetime

<sup>2)</sup> actively limited to approx. -10.2  $A_{\rm pk}$ , not subject to production test - verified by design / characterization

# **GaN** gate driver



#### **Electrical characteristics**

Table 8 Dynamic characteristics,  $T_{J,max} = 125$ °C (see Figure 7 and Figure 8)

| Parameter                                             | Symbol                                       |      | Values             |                  | Unit | Note or Test Condition                            |
|-------------------------------------------------------|----------------------------------------------|------|--------------------|------------------|------|---------------------------------------------------|
|                                                       |                                              | Min. | Тур.               | Max.             |      |                                                   |
| PWM to OUTS propagation delay                         | $t_{PDonS}$                                  | 31   | 37                 | 44               | ns   | load between OUTS and GNDS                        |
|                                                       | $t_{PDoffS}$                                 | -    | 41                 | -                |      | $C_{LS} = 1.8 \text{ nF}$                         |
| PWM to OUTG propagation                               | $t_{PDonG}$                                  | _    | $t_{PDoffS} + t_1$ | _                | ns   | load between OUTG and                             |
| delay                                                 | $t_{PDoffG}$                                 | 31   | 37                 | 44               | ns   | GNDG $Z_{LG} = 1.8 \text{ nF} // 20 \Omega$       |
| DISABLE to OUTS propagation delay                     | $t_{	ext{PD\_DISon}}$ $t_{	ext{PD\_DISoff}}$ | _    | -                  | 100              | ns   | C <sub>LS</sub> = 1.8 nF                          |
| Rise time OUTS / OUTG                                 | t <sub>rise</sub>                            | _    | 6.5                | 12 <sup>1)</sup> | ns   | $C_{LS} = C_{LG} = 1.8 \text{ nF},$<br>10% to 90% |
| Fall time OUTS                                        | $t_{fall}$                                   | _    | 4.5                | 8 <sup>1)</sup>  | ns   | C <sub>LS</sub> = 1.8 nF, 90% to 10%              |
| Minimum input pulse width that changes output state   | t <sub>PW</sub>                              | -    | 18                 | -                | ns   | -                                                 |
| Duration of negative gate "off" voltage               | t <sub>1</sub>                               | -    | 180                | -                | ns   | $R_{\rm t1}$ = 100 k $\Omega$                     |
| Minimum "off" time before entering "first pulse" mode | t <sub>2</sub>                               | _    | 32 <sup>1)</sup>   | -                | μs   | -                                                 |
| Discharging time in "first pulse" mode                | <i>t</i> <sub>3</sub>                        | _    | 20 <sup>1)</sup>   | -                | ns   | -                                                 |

<sup>1)</sup> verified by design, not tested in production

Table 9 Undervoltage Lockout

| Parameter                                                             | Symbol                |      | Values | Unit | Note or |                       |
|-----------------------------------------------------------------------|-----------------------|------|--------|------|---------|-----------------------|
|                                                                       |                       | Min. | Тур.   | Max. |         | <b>Test Condition</b> |
| Undervoltage Lockout input<br>(UVLO <sub>in</sub> ) turn on threshold | UVLO <sub>in</sub>    | 2.75 | 2.85   | 2.95 | V       | -                     |
| Undervoltage Lockout (UVLO <sub>in</sub> )<br>turn off threshold      | UVLO <sub>in-</sub>   | _    | 2.7    | _    | V       | -                     |
| UVLO <sub>in</sub> threshold hysteresis                               | ΔUVLO <sub>in</sub>   | 0.1  | 0.15   | 0.2  | V       | _                     |
| Undervoltage Lockout outputs                                          | UVLO <sub>outG</sub>  | 4.7  | 5.0    | 5.3  | V       | _                     |
| (UVLO <sub>outG/S</sub> ) turn on threshold                           | UVLO <sub>outS</sub>  | 5.4  | 5.8    | 6.2  | V       | _                     |
| UVLO <sub>out</sub> turn off thresholds                               | UVLO <sub>outG-</sub> | _    | 4.5    | -    | V       | _                     |
|                                                                       | UVLO <sub>outS-</sub> | _    | 5.2    | _    | V       | _                     |
| UVLO <sub>out</sub> threshold hysteresis                              | $\Delta UVLO_{outG}$  | 0.3  | 0.45   | 0.6  | V       | -                     |
|                                                                       | ΔUVLO <sub>outS</sub> | 0.4  | 0.6    | 0.8  | V       | _                     |

# GaN gate driver



## **Electrical characteristics**

Table 10 Logic inputs PWM and DISABLE

| Parameter                                 | Symbol           | Symbol Values |      |      |    | Note or                      |
|-------------------------------------------|------------------|---------------|------|------|----|------------------------------|
|                                           |                  | Min.          | Тур. | Max. |    | <b>Test Condition</b>        |
| Input voltage threshold for transition LH | V <sub>INL</sub> | 1.7           | 2.0  | 2.3  | V  | independent of $V_{\rm DDI}$ |
| Input voltage threshold for transition HL | $V_{INH}$        | -             | 1.2  | -    | V  | independent of $V_{\rm DDI}$ |
| Input voltage hysteresis                  | $\Delta V_{IN}$  | 0.4           | 0.8  | 1.2  | V  | _                            |
| Input pull down resistor                  | R <sub>IN</sub>  | _             | 150  | -    | kΩ | _                            |

**Timing diagrams** 



# 5 Timing diagrams

**Figure 7** depicts rise, fall and delay times as observed at the capacitively loaded outputs OUTS and OUTG, resp. As OUTG is not actively switched to low, a resistor in parallel with the load capacitance has to be used for testing. In addition to the signal propagation delay  $t_{\rm PDon}$ , the rising edge of OUTG is delayed by a time  $t_1$  defining the duration of negative  $V_{\rm GS}$ .



Figure 7 Propagation delay, rise and fall time

**Figure 8** illustrates a complete switching sequence of the four switches forming the two output stages of GaN EiceDRIVER<sup>TM</sup> (delay, rise and fall times not shown). The sequence in the left part of **Figure 8** corresponds to the normal switching operation, whereas in the right part the "first pulse" situation is depicted. This situation is assumed to happen whenever there is no switching action for an extended period  $t_2$ . Clearly  $t_2$  must be significantly longer than a regular switching period. A typical duration of 32 μs has been chosen, as GaN switches usually operate at switching frequencies significantly above 50 kHz (switching period below 20 μs).



Figure 8 Input signal, output switch sequence and resulting  $V_{GS}$  for normal operation and "first pulse" situation

# **(infineon**

**Typical characteristics** 

# **6** Typical characteristics

 $V_{\rm DD}$  = 8 V,  $V_{\rm DDI}$  = 3.3 V,  $T_{\rm A}$  = 25°C, no load (unless otherwise noted)



Figure 9 Supply current VDDI



Figure 10 Supply current VDDO

# **GaN** gate driver



## **Typical characteristics**



Figure 11 Supply current VDDO (with load) and output resistance



Figure 12 Logic input thresholds and  $V_{DDI}$  UVLO

## **GaN** gate driver



## **Typical characteristics**



Figure 13 Output UVLO



Figure 14 Propagation delay and rise / fall time

# **GaN** gate driver



## **Typical characteristics**



Typical negative "off" voltage duration  $t_1$  vs.  $R_{t1}$ Figure 15



Figure 16 Thermal derating curves

#### **GaN** gate driver

# **Isolation specifications**



#### **Isolation specifications** 7

The following tables summarize the package-specific isolation characteristics and test methods. For reinforced isolation, the regulatory tests described in the component and system standards are applied; functional isolation is guaranteed by the specified in-house test methods.

As soon as the regulatory certificates are available, the reference and / or documents will become available for public download on the Infineon website.

As finally creepage and clearance distances are influenced by PCB layout, it is the customer's responsibility to verify the respective requirements on system level.

#### **Functional isolation specifications** 7.1

#### 7.1.1 Functional isolation in PG-TFLGA-13-1 package (1EDF5673K)

Table 11 Functional isolation input-to-output (PG-TFLGA-13-1)

| Parameter                         | Symbol            | Values    |       |      | Unit            | <b>Note or Test Condition</b>                                              |  |
|-----------------------------------|-------------------|-----------|-------|------|-----------------|----------------------------------------------------------------------------|--|
|                                   |                   | Min. Typ. |       | Max. |                 |                                                                            |  |
| Functional isolation test voltage | V <sub>IO</sub>   | 1500      | -     | _    | V <sub>DC</sub> | impulse test >10 ms, production tested                                     |  |
| Maximum isolation working voltage | $V_{\text{IOWM}}$ | 460       | _     | _    | $V_{RMS}$       | according to IEC 60664-1<br>(PD 2; MG II)                                  |  |
| Package clearance                 | CLR               | -         | 3.4   | _    | mm              | shortest distance over<br>air, from any input pin to<br>any output pin     |  |
| Package creepage                  | CPG               | -         | 3.4   | -    | mm              | shortest distance over<br>surface, from any input<br>pin to any output pin |  |
| Common Mode Transient<br>Immunity | CMTI              | 200       | -     | _    | V/ns            | according to VDE V0884-<br>10, static and dynamic<br>test                  |  |
| Capacitance input-to-output       | $C_{10}$          | -         | 2     | _    | pF              | -                                                                          |  |
| Resistance input-to-output        | R <sub>IO</sub>   | -         | >1000 | _    | МΩ              | -                                                                          |  |

## **GaN** gate driver

# **Isolation specifications**



Package characteristics (PG-TFLGA-13-1) Table 12

| Parameter                                  | Symbol |      | Values |      |   | <b>Note or Test Condition</b>              |  |
|--------------------------------------------|--------|------|--------|------|---|--------------------------------------------|--|
|                                            |        | Min. | Тур.   | Max. |   |                                            |  |
| Comparative tracking Index of package mold | СТІ    | 400  | _      | 600  | V | according to DIN EN<br>60112 (VDE 0303-11) |  |
| Material group                             | _      | -    | II     | -    | - | according to IEC 60112                     |  |

#### Functional isolation in NB PG-DSO-16-11 package (1EDF5673F) 7.1.2

Table 13 Functional isolation input-to-output (NB PG-DSO-16-11)

| Parameter                                 | Symbol            | bol Values |       |      |              | <b>Note or Test Condition</b>                                              |  |
|-------------------------------------------|-------------------|------------|-------|------|--------------|----------------------------------------------------------------------------|--|
|                                           |                   | Min.       | Тур.  | Max. |              |                                                                            |  |
| Functional isolation test voltage         | V <sub>IO</sub>   | 1500       | -     | _    | $V_{\rm DC}$ | impulse test > 10 ms,<br>sample tested                                     |  |
| Maximum isolation working voltage         | V <sub>IOWM</sub> | 510        | -     | _    | $V_{RMS}$    | according to IEC 60664-1 (PD2; MG II) <sup>1)</sup>                        |  |
| Package clearance                         | CLR               | _          | 4.0   | _    | mm           | shortest distance over air,<br>from any input pin to any<br>output pin     |  |
| Package creepage                          | CPG               | _          | 4.0   | _    | mm           | shortest distance over<br>surface, from any input<br>pin to any output pin |  |
| Common Mode Transient<br>Immunity         | CMTI              | 200        | -     | _    | V/ns         | according to VDE V0884-<br>10, static and dynamic<br>test                  |  |
| Capacitance input-to-output <sup>1)</sup> | $C_{10}$          | ı          | 2     | -    | pF           | -                                                                          |  |
| Resistance input-to-output <sup>1)</sup>  | R <sub>IO</sub>   | _          | >1000 | _    | МΩ           | -                                                                          |  |

<sup>1)</sup> verified by design, not tested in production

Table 14 Package characteristics (NB PG-DSO-16-11)

| Parameter                                  | Symbol | Values |      |      | Unit | Note or Test Condition                     |  |
|--------------------------------------------|--------|--------|------|------|------|--------------------------------------------|--|
|                                            |        | Min.   | Тур. | Max. |      |                                            |  |
| Comparative tracking Index of package mold | СТІ    | 400    | -    | 600  | V    | according to DIN EN 60112<br>(VDE 0303-11) |  |
| Material group                             | _      | _      | II   | -    | -    | according to IEC 60112                     |  |

# **GaN** gate driver

**Isolation specifications** 



# 7.2 Reinforced isolation in WB PG-DSO-16-30 package (1EDS5663H)

Table 15 Input-to-output isolation specification according to VDE0884-10 (WB PG-DSO-16-30)

| Parameter                                      | Symbol            | mbol Values |       |      |              | Note or Test Condition                                                                                                                         |
|------------------------------------------------|-------------------|-------------|-------|------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                |                   | Min.        | Тур.  | Max. |              |                                                                                                                                                |
| Maximum transient isolation voltage            | $V_{IOTM}$        | 8000        | -     | -    | $V_{\rm pk}$ | qualification for $t = 60 \text{ s}$ ;<br>production test with<br>$V_{\text{IOTM\_test}} = V_{\text{IOTM}} * 1.2 \text{ for } t = 1 \text{ s}$ |
| Maximum repetitive peak isolation voltage      | $V_{\text{IORM}}$ | 1420        | -     | _    | $V_{\rm pk}$ | Time Dependent Dielectric<br>Breakdown test method                                                                                             |
| Maximum isolation working                      | $V_{\text{IOWM}}$ | 1420        | _     | _    | $V_{DC}$     |                                                                                                                                                |
| voltage                                        |                   | 1000        | _     | _    | $V_{RMS}$    |                                                                                                                                                |
| Partial discharge voltage                      | $V_{\rm PD}$      | 4500        | -     | -    | $V_{\rm pk}$ | production test for t=1s,<br>partial discharge $Q_{PD}$ < 5 pC                                                                                 |
| Maximum surge isolation voltage                | $V_{\text{IOSM}}$ | 6250        | -     | _    | $V_{\rm pk}$ | $V_{\text{IOSM\_test}} = 1.6 \text{ x } V_{\text{IOSM}} > 10 \text{ k} V_{\text{pk}}$<br>sample tested <sup>1)</sup>                           |
| Package clearance                              | CLR               | -           | 8.0   | -    | mm           | from any input pin to any output pin                                                                                                           |
| Package creepage                               | CPG               | -           | 8.0   | -    | mm           | from any input pin to any output pin                                                                                                           |
| Overvoltage category per IEC 60664-1 table F.1 | -                 | I           | -     | IV   |              | rated mains voltage ≤ 150 V <sub>RMS</sub>                                                                                                     |
|                                                |                   | I           | -     | Ш    |              | ≤ 300 V <sub>RMS</sub>                                                                                                                         |
|                                                |                   | I           | -     | II   |              | ≤ 600 V <sub>RMS</sub>                                                                                                                         |
| Capacitance input-to-output                    | $C_{10}$          | -           | 2     | _    | pF           | -                                                                                                                                              |
| Resistance input-to-output                     | R <sub>IO</sub>   | _           | >1000 | _    | МΩ           | -                                                                                                                                              |
| Common Mode Transient<br>Immunity              | CMTI              | 200         | _     | -    | V/ns         | input to output static and dynamic; sample test                                                                                                |

<sup>1)</sup> surge pulse tests applied according to IEC60065-10.1 (Ed 8.0 2014), 61000-4-5, 60060-1 waveforms (1.2  $\mu$ s slope, 50  $\mu$ s decay)

Table 16 Reinforced isolation package characteristics (WB PG-DSO-16-30)

| Parameter                                  | Symbol | Values |               |      | Unit | Note or Test Condition                     |  |
|--------------------------------------------|--------|--------|---------------|------|------|--------------------------------------------|--|
|                                            |        | Min.   | Тур.          | Max. |      |                                            |  |
| Comparative Tracking Index of package mold | СТІ    | 400    | _             | 600  | V    | according to DIN EN 60112<br>(VDE 0303-11) |  |
| Material group                             | _      | _      | II            | -    | _    | according to IEC 60112                     |  |
| Pollution degree                           | _      | _      | 2             | -    | -    | -                                          |  |
| Climatic category                          | -      | _      | 40/125/<br>21 | -    | _    | -                                          |  |

## **GaN** gate driver

# **(infineon**

**Isolation specifications** 

Table 17 Reinforced input-to-output isolation according to UL1577 Ed 5<sup>1)</sup> (WB PG-DSO-16-30)

| Parameter                   | Symbol           | Values |      | Unit | Note or Test Condition |                                                                                                                                         |
|-----------------------------|------------------|--------|------|------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
|                             |                  | Min.   | Тур. | Max. |                        |                                                                                                                                         |
| Withstand isolation voltage | V <sub>ISO</sub> | 5700   | _    | -    | $V_{RMS}$              | $V_{\rm ISO}$ = 5700 $V_{\rm RMS}$ for t = 60 s<br>(qualification);<br>$V_{\rm ISO\_test}$ > 1.2 x $V_{\rm ISO}$ = 6840 $V$ for t = 1 s |

<sup>1)</sup> certification pending

# 7.3 Safety-limiting values

Table 18 Reinforced isolation safety-limiting values as outlined in VDE-0884-10 (WB PG-DSO-16-30)

| Parameter             | Side        | <b>Values</b> | Values |      |    | <b>Note or Test Condition</b>                                                                                                                          |
|-----------------------|-------------|---------------|--------|------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       |             | Min.          | Тур.   | Max. |    |                                                                                                                                                        |
| Safety supply power   | Input       | _             | _      | 20.0 | mW | $R_{\rm thJA} = 59 \text{ K/W}^{1)},$                                                                                                                  |
|                       | Output      | -             | _      | 2100 | mW | $T_{\rm A} = 25^{\circ}{\rm C},$                                                                                                                       |
|                       | Total       | _             | _      | 2120 | mW | $T_{\rm J}$ = 150°C                                                                                                                                    |
| Safety supply current | Output      | -             | -      | 265  | mA | $R_{\text{thJA}} = 59 \text{ K/W}^{1)},$<br>$V_{\text{DDO}} = 8 \text{ V},$<br>$T_{\text{A}} = 25^{\circ}\text{C}, T_{\text{J}} = 150^{\circ}\text{C}$ |
| Safety temperature    | $T_{\rm s}$ | _             | _      | 150  | °C | $T_{\rm s} = T_{\rm J,max}$                                                                                                                            |

<sup>1)</sup> Calculated with the R<sub>th</sub> of WB-DSO-16-30 package (see **Table 4**)

According to VDE0884-10 and UL1577, safety-limiting values define the operating conditions under which the isolation barrier can be guaranteed to stay unaffected. This corresponds with the maximum allowed junction temperature, as temperature-induced failures might cause significant overheating and eventually damage the isolation barrier.

**Application circuit** 

# 8 Application circuit

**Figure 17** depicts a typical application for CoolGaN<sup>™</sup> switches in a so-called "totem-pole" PFC. It consists of a 70 m $\Omega$  GaN half-bridge controlled by two GaN EiceDRIVERs; the diode functions indicated in the power path are usually realized with low- $R_{DSON}$  MOSFETs operating as synchronous rectifiers. 2.5 kW of power can be handled at very high efficiency (above 99%).

The topology in **Figure 17** differs from standard PFCs mainly by the fact that both GaN transistors are used alternately in switch and diode operation mode, depending on the polarity of the input voltage. This eliminates the need for rectifying the input voltage and therefore avoids a significant loss contributor. Such a topology cannot be realized with MOS-switches due to their inherent body diode and the associated large recovery charge.

Further details can be found in application note: www.infineon.com/driving-coolgan



Figure 17 Typical application circuit for 2.5 kW GaN "totem-pole" PFC

#### 8.1 Dimensioning guidelines

Due to low output impedance, high current limits and fast transients, the driver output stages can be regarded to behave like ideal switches. Thus half-bridge switching dynamics are exclusively and predictably controlled by the passive external components in the gate loop, allowing an easy adaptation to different applications and switch sizes.

#### **GaN** gate driver

#### **Application circuit**

As a first step in dimensioning these components the intended initial negative gate voltage  $-V_N$  has to be defined. The correlation between  $V_N$ ,  $V_{DDO}$  and  $C_C$  as given in **Equation (2.1)** is graphically depicted in **Figure 18** for a hard-switched 70 m $\Omega$  CoolGaN<sup>TM</sup> transistor.



Figure 18  $-V_N$  as a function of  $V_{DDO}$  and  $C_C$  for hard-switched 70 m $\Omega$  CoolGaN $^{TM}$ 

A typical choice for  $-V_N$  could be -4 V for hard-switched and -2 V for soft-switched applications, respectively. Additionally, due to the low GaN threshold voltage, even under worst-case conditions  $-V_N$  should never be allowed to become positive. This requirement defines the minimum coupling capacitance  $C_{Cmin}$ . Under typical conditions  $C_{Cmin}$  then in fact generates a  $V_N$  of about 2 V, and thus this capacitance value can be recommended to be used in soft-switching topologies. Beside  $C_{Cmin}$ , **Table 19** also summarizes recommended values for  $C_{Chs}$ , the coupling capacitance in hard-switching topologies, and resistor  $R_{ss}$  for different CoolGaN<sup>TM</sup> switches (currently 70 and 190 m $\Omega$ ).

Table 19 Recommended values of  $C_{Cmin}$ ,  $C_{Chs}$  and  $R_{ss}$ 

|                             | IG                     | x60R070x (70 m        | ιΩ)                   | IGx                    | (60R190x (190 n       | nΩ)                   |
|-----------------------------|------------------------|-----------------------|-----------------------|------------------------|-----------------------|-----------------------|
| <i>V</i> <sub>DDO</sub> [V] | C <sub>Cmin</sub> [nF] | C <sub>Chs</sub> [nF] | $R_{\rm ss}[k\Omega]$ | C <sub>Cmin</sub> [nF] | C <sub>Chs</sub> [nF] | $R_{\rm ss}[k\Omega]$ |
| 8                           | 1.8                    | 3.3                   | 0.56                  | 1                      | 1.8                   | 1.2                   |
| 10                          | 1.2                    | 1.8                   | 0.82                  | 0.8                    | 1                     | 1.8                   |
| 12                          | 1                      | 1                     | 1                     | 0.5                    | 0.5                   | 2.2                   |

The application circuit of **Figure 17** uses different gate resistors for the "on" and "off" gate loops by introducing resistor  $R_{\rm off}$  and (Schottky-)diode SD. The values of  $R_{\rm tr}$  and  $R_{\rm off}$  define the respective peak gate currents and thus switching times according to **Equation (2.2)**. Due to the basic trade-off between switching time and inductive voltage overshoot, parasitic power and gate loop inductances have a strong influence on the optimum values of the gate resistors. For a 70 m $\Omega$  CoolGaN<sup>TM</sup> switch they are typically in the 5 to 20  $\Omega$  range for  $R_{\rm tr}$ , whereas 2 to 5  $\Omega$  are a reasonable choice for  $R_{\rm off}$ .

Finally, also indicated in **Figure 17**, the 330 pF capacitance in parallel with resistor  $R_{t1}$  on the high-side helps to minimize the variation of  $t_1$  as explained in **Chapter 3.6**.

**Layout guidelines** 

# 9 Layout guidelines

For any fast-switching power system the PCB layout is crucial to achieve optimum performance. Among the many existing rules, recommendations, guidelines, tips and tricks, the following are of highest importance:

- minimize power loop inductance, the most critical limitation of switching speed due to the unavoidable voltage overshoots generated by fast current commutation
- use low-ESR decoupling capacitances for the driver supply voltages and place them as close as possible to the
  driver (in the layout proposals below the output capacitance has been split and connected to both supply
  pins)
- strictly avoid any additional coupling capacitance between input and output pins due to PCB layout (see
   Chapter 3.7)

Respective layout proposals for the immediate driver surroundings are given in **Figure 19**, **Figure 20** and **Figure 21** for the different available package types.



Figure 19 Layout recommendation for PG-TFLGA-13-1 package

# **GaN** gate driver

#### **Layout guidelines**



Figure 20 Layout recommendation for PG-DSO-16-11 package



Figure 21 Layout recommendation for PG-DSO-16-30 package

#### **Package outline dimensions**

#### **Package outline dimensions** 10

The following package versions are available.

- an area optimized 5 x 5 mm<sup>2</sup> PG-TFLGA-13-1
- an NB PG-DSO-16-11 package with typ. 4 mm creepage input to output
- a WB PG-DSO-16-30 package with typ. 8 mm creepage input to output

Note:

For further information on package types, recommendation for board assembly, please go to https://www.infineon.com/packages

#### 10.1 Package PG-TFLGA-13-1



Figure 22 PG-TFLGA-13-1 outline

## **GaN** gate driver

# Package outline dimensions



Figure 23 PG-TFLGA-13-1 footprint



Figure 24 PG-TFLGA-13-1 packaging

**Package outline dimensions** 

# 10.2 Package PG-DSO-16-11



Figure 25 PG-DSO-16-11 outline



Figure 26 PG-DSO-16-11 footprint

## **Package outline dimensions**



Figure 27 PG-DSO-16-11 packaging

# 10.3 Package PG-DSO-16-30



Figure 28 PG-DSO-16-30 outline

## **GaN** gate driver

# Package outline dimensions



Figure 29 PG-DSO-16-30 footprint



Figure 30 PG-DSO-16-30 packaging

GaN gate driver

**Device numbers and markings** 

# 11 Device numbers and markings

Table 20 Device numbers and markings

| Part number | Package       | Orderable part number (OPN) | Device marking |
|-------------|---------------|-----------------------------|----------------|
| 1EDF5673K   | PG-TFLGA-13-1 | 1EDF5673KXUMA1              | 1F5673A        |
| 1EDF5673F   | PG-DSO-16-11  | 1EDF5673FXUMA1              | 1F5673A        |
| 1EDS5663H   | PG-DSO-16-30  | 1EDS5663HXUMA1              | 1S5663A        |

GaN gate driver

**Revision History** 

# 12 Revision History

| Page or Item          | Subjects (major changes since previous revision)               |  |  |  |  |
|-----------------------|----------------------------------------------------------------|--|--|--|--|
| Rev. 2.10, 2019-02-11 |                                                                |  |  |  |  |
| Page 1                | package diagrams update                                        |  |  |  |  |
| Page 1                | application diagram update                                     |  |  |  |  |
| Figure 1 & Chapter 1  | repaired typo in pin config diagram and chapter                |  |  |  |  |
| Equation (2.1)        | updated equation and relevant text                             |  |  |  |  |
| Figure 5              | added optional resistor and diode                              |  |  |  |  |
| Equation (2.2)        | updated to include R <sub>off</sub>                            |  |  |  |  |
| Chapter 3.3.1         | added description of I <sub>shunt</sub>                        |  |  |  |  |
| Chapter 3.3.3         | added chapter to describe power dissipation                    |  |  |  |  |
| Chapter 3.7           | added description of possibility to reduce shortening effect   |  |  |  |  |
| Chapter 4.3           | updated footnote ( $^{1}$ ) about $V_{\rm DDO}$ recommendation |  |  |  |  |
| Table 3               | max. $V_{DDI}$ : 3.7 V $\rightarrow$ 4.0 V                     |  |  |  |  |
| Table 5               | T <sub>A</sub> max. value 85°C → 125°C                         |  |  |  |  |
| Figure 17             | updated components and dimensions                              |  |  |  |  |
| Chapter 8.1           | added chapter on dimensioning guidelines                       |  |  |  |  |
| Figure 21             | format change                                                  |  |  |  |  |
| Chapter 10            | latest footprints, outlines and packaging                      |  |  |  |  |
| Rev. 2.00, 2018-11-07 |                                                                |  |  |  |  |
|                       | Final datasheet created                                        |  |  |  |  |
| Rev. 1.00, 2018-10-25 |                                                                |  |  |  |  |
|                       | Initial version available                                      |  |  |  |  |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2019-02-11 Published by Infineon Technologies AG 81726 Munich, Germany

© 2019 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document?

Email: erratum@infineon.com

Document reference 1EDF5673K, 1EDF5673F, 1EDS5663H

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.