



#### HALF BRIDGE GATE DRIVER IN SO-8

## **Description**

The DGD2184M is a high voltage / high speed gate driver capable of driving N-Channel MOSFETs and IGBTs in a half bridge configuration. High voltage processing techniques enable the DGD2184M's high-side to switch to 600V in a bootstrap operation.

The DGD2184M logic inputs are compatible with standard TTL and CMOS levels (down to 3.3V) for easy interfacing with controlling devices. The driver outputs feature high pulse current buffers designed for minimum driver cross conduction. The DGD2184M has a fixed internal deadtime of 395ns (typ).

The DGD2184M is offered in SO-8 package, the operating temperature extends from -40°C to +125°C.

## **Applications**

- DC-DC Converters
- DC-AC Inverters
- AC-DC Power Supplies
- Motor Controls
- Class D Power Amplifiers

# V<sub>CC</sub> V<sub>CC</sub> V<sub>B</sub> TO LOAD SD\* COM LO Typical Configuration

#### **Features**

- Floating High-Side Driver in Bootstrap Operation to 600V
- Drives Two N-Channel MOSFETs or IGBTs in Half Bridge Configuration
- 1.4A Source / 1.8A Sink Output Current Capability
- Outputs Tolerant to Negative Transients
- Internal Dead Time of 395ns to Protect MOSFETs
- Wide Low-Side Gate Driver and Logic Supply: 10V to 20V
- Logic Input (IN and SD\*) 3.3V Capability
- Schmitt Triggered Logic Inputs with Internal Pull Down
- Undervoltage Lockout for High and Low Side Drivers
- Extended Temperature Range: -40°C to +125°C
- Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- Halogen and Antimony Free. "Green" Device (Note 3)

#### **Mechanical Data**

- Case: SO-8 (Type TH)
- Case Material: Molded Plastic. "Green" Molding Compound. UL Flammability Classification Rating 94V-0
- Moisture Sensitivity: Level 3 per J-STD-020
- Terminals: Finish Matte Tin Plated Leads, Solderable per MIL-STD-202, Method 208 (3)
- Weight: 0.075 grams (Approximate)



## Ordering Information (Note 4)

| Part Number   | Marking  | Reel Size (inches) | Tape Width (mm) | Quantity Per Reel |
|---------------|----------|--------------------|-----------------|-------------------|
| DGD2184MS8-13 | DGD2184M | 13                 | 12              | 2.500             |

Notes:

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.
- 4. For packaging details, go to our website at https://www.diodes.com/design/support/packaging/diodes-packaging/.

Up to 600\

## **Marking Information**



⊃¦¦ = Manufacturer's MarkingDGD2184M = Product Type Marking CodeYY = Year (ex: 19 = 2019)WW = Week (01 to 53)



# **Pin Diagrams**



Top View SO-8

# **Pin Descriptions**

| Pin Number | Pin Name        | Function                                                                                 |
|------------|-----------------|------------------------------------------------------------------------------------------|
| 1          | IN              | Logic Input for High-Side and Low-Side Gate Driver Outputs (HO and LO), in Phase with HO |
| 2          | SD*             | Logic Input for Shutdown, Enabled Low                                                    |
| 3          | COM             | Low-Side and Logic Return                                                                |
| 4          | LO              | Low-Side Gate Drive Output                                                               |
| 5          | V <sub>CC</sub> | Low-Side and Logic Fixed Supply                                                          |
| 6          | Vs              | High-Side Floating Supply Return                                                         |
| 7          | НО              | High-Side Gate Drive Output                                                              |
| 8          | $V_{B}$         | High-Side Floating Supply                                                                |

# **Functional Block Diagram**





## Absolute Maximum Ratings (@TA = +25°C, unless otherwise specified.)

| Characteristic                           | Symbol               | Value                        | Unit |
|------------------------------------------|----------------------|------------------------------|------|
| High-Side Floating Supply Voltage        | V <sub>B</sub>       | -0.3 to +624                 | V    |
| High-Side Floating Supply Offset Voltage | Vs                   | $V_B$ -24 to $V_B$ +0.3      | V    |
| High-Side Floating Output Voltage        | V <sub>HO</sub>      | $V_S$ -0.3 to $V_B$ +0.3     | V    |
| Offset Supply Voltage Transient          | dV <sub>S</sub> / dt | 50                           | V/ns |
| Low-Side Fixed Supply Voltage            | V <sub>CC</sub>      | -0.3 to +24                  | V    |
| Low-Side Output Voltage                  | V <sub>LO</sub>      | -0.3 to V <sub>CC</sub> +0.3 | V    |
| Logic Input Voltage (IN and SD*)         | VIN                  | -0.3 to V <sub>CC</sub> +0.3 | V    |

# Thermal Characteristics (@T<sub>A</sub> = +25°C, unless otherwise specified.)

| Characteristic                                    | Symbol           | Value       | Unit |
|---------------------------------------------------|------------------|-------------|------|
| Power Dissipation Linear Derating Factor (Note 5) | P <sub>D</sub>   | 0.625       | W    |
| Thermal Resistance, Junction to Ambient (Note 5)  | $R_{\theta JA}$  | 200         | °C/W |
| Operating Temperature                             | $T_J$            | +150        |      |
| Lead Temperature (Soldering, 10s)                 | TL               | +300        | °C   |
| Storage Temperature Range                         | T <sub>STG</sub> | -55 to +150 |      |

Note: 5. When mounted on a standard JEDEC 2-layer FR-4 board.

# **Recommended Operating Conditions**

| Parameter                                  | Symbol          | Min                 | Max                 | Unit |
|--------------------------------------------|-----------------|---------------------|---------------------|------|
| High-side Floating Supply Absolute Voltage | V <sub>B</sub>  | V <sub>S</sub> + 10 | V <sub>S</sub> + 20 | V    |
| High-side Floating Supply Offset Voltage   | Vs              | (Note 6)            | 600                 | V    |
| High-side Floating Output Voltage          | V <sub>HO</sub> | Vs                  | $V_{B}$             | V    |
| Low-side Fixed Supply Voltage              | V <sub>CC</sub> | 10                  | 20                  | V    |
| Low-side Output Voltage                    | V <sub>LO</sub> | 0                   | Vcc                 | V    |
| Logic Input Voltage (IN and SD*)           | V <sub>IN</sub> | 0                   | Vcc                 | V    |
| Ambient Temperature                        | TA              | -40                 | +125                | °C   |

Note: 6. Logic operation for  $V_S$  of -5V to +600V.



# DC Electrical Characteristics ( $V_{BIAS}$ ( $V_{CC}$ , $V_{BS}$ ) = 15V, @ $T_A$ = +25°C, unless otherwise specified.) (Notes 7, 8)

| Parameter                                                        | Symbol              | Min | Тур | Max | Unit | Conditions                      |
|------------------------------------------------------------------|---------------------|-----|-----|-----|------|---------------------------------|
| Logic "1" Input Voltage                                          | $V_{IH}$            | 2.5 | _   | _   | V    | $V_{CC} = 10V \text{ to } 20V$  |
| Logic "0" Input Voltage                                          | $V_{IL}$            | _   | _   | 0.8 | V    | $V_{CC} = 10V \text{ to } 20V$  |
| SD* Input Positive Going Threshold                               | $V_{SDTH+}$         | 2.5 | _   | 1   | V    | $V_{CC} = 10V$ to $20V$         |
| SD* Input Negative Going Threshold                               | $V_{SDTH}$          | _   | _   | 0.8 | V    | $V_{CC} = 10V$ to $20V$         |
| High Level Output Voltage, V <sub>BIAS</sub> - V <sub>O</sub>    | Voн                 | _   | _   | 1.2 | V    | $I_O = 0mA$                     |
| Low Level Output Voltage, Vo                                     | $V_{OL}$            | _   | _   | 0.1 | V    | $I_0 = 20 \text{mA}$            |
| Offset Supply Leakage Current                                    | $I_{LK}$            | _   | _   | 50  | μΑ   | $V_B = V_S = 600V$              |
| Quiescent V <sub>BS</sub> Supply Current                         | I <sub>BSQ</sub>    | 20  | 60  | 150 | μA   | $V_{IN} = 0V \text{ or } 5V$    |
| Quiescent V <sub>CC</sub> Supply Current                         | I <sub>CCQ</sub>    | 0.4 | 1.0 | 1.8 | mA   | $V_{IN} = 0V \text{ or } 5V$    |
| Logic "1" Input Bias Current                                     | I <sub>IN+</sub>    | _   | 25  | 60  | μΑ   | $IN = 5V, SD^* = 0V$            |
| Logic "0" Input Bias Current                                     | I <sub>IN</sub> -   | _   | _   | 1.0 | μΑ   | $IN = 0V, SD^* = 5V$            |
| V <sub>BS</sub> Supply Under-Voltage Positive Going Threshold    | $V_{BSUV+}$         | 8.0 | 8.9 | 9.8 | V    | _                               |
| V <sub>BS</sub> Supply Under-Voltage Negative Going<br>Threshold | $V_{BSUV}$          | 7.4 | 8.2 | 9.0 | V    | _                               |
| V <sub>CC</sub> Supply Under-Voltage Positive Going Threshold    | V <sub>CCUV+</sub>  | 8.0 | 8.9 | 9.8 | V    |                                 |
| V <sub>CC</sub> Supply Under-Voltage Negative Going<br>Threshold | V <sub>CCUV</sub> - | 7.4 | 8.2 | 9.0 | V    | _                               |
| Output High Short Circuit Pulsed Current                         | I <sub>O+</sub>     | 1.4 | 1.9 | _   | Α    | V <sub>O</sub> = 0V, PW ≤ 10μs  |
| Output Low Short Circuit Pulsed Current                          | I <sub>O-</sub>     | 1.7 | 2.3 | _   | Α    | V <sub>O</sub> = 15V, PW ≤ 10μs |

Note:

# AC Electrical Characteristics ( $V_{BIAS}$ ( $V_{CC}$ , $V_{BS}$ ) = 15V, $C_L$ = 1000pF, @ $T_A$ = +25°C, unless otherwise specified.)

| Parameter                                               | Symbol             | Min | Тур | Max | Unit | Conditions                  |
|---------------------------------------------------------|--------------------|-----|-----|-----|------|-----------------------------|
| Turn-On Propagation Delay                               | t <sub>ON</sub>    | _   | 680 | 900 | ns   | $V_S = 0V$                  |
| Turn-Off Propagation Delay                              | toff               | _   | 270 | 400 | ns   | $V_S = 0V \text{ or } 600V$ |
| Shut-Down Propagation Delay                             | t <sub>SD</sub>    | _   | 180 | 270 | ns   | _                           |
| Delay Matching, HO & LO Turn-On                         | t <sub>DMON</sub>  | _   | _   | 90  | ns   | _                           |
| Delay Matching, HO & LO Turn-Off                        | t <sub>DMOFF</sub> | _   | _   | 40  | ns   | $I_O = 0A$                  |
| Turn-On Rise Time                                       | t <sub>R</sub>     | _   | 40  | 60  | ns   | $V_S = 0V$                  |
| Turn-Off Fall Time                                      | t <sub>F</sub>     | _   | 20  | 35  | ns   | $V_S = 0V$                  |
| Deadtime: t <sub>DT LO-HO</sub> & t <sub>DT HO-LO</sub> | t <sub>DT</sub>    | 345 | 395 | 445 | ns   | _                           |

<sup>7.</sup> The V<sub>IN</sub> and I<sub>IN</sub> parameters are applicable to the two logic input pins: IN and SD\*. The V<sub>O</sub> and I<sub>O</sub> parameters are applicable to the respective output pins: HO and LO.

8. For optimal operation, it is recommended that the input pulses (IN and SD\*) should have an minimum amplitude of 2.5V wiith a minimum pulse width of



# **Timing Waveforms**





Figure 1. Input / Output Timing Diagram

Figure 2. Shutdown Waveform Definitions



 $\begin{array}{c} \text{Deadtime } t_{\text{DT LO-HO}} = t_{\text{ON HO}} \cdot t_{\text{OFF LO}} \\ t_{\text{DT HO-LO}} = t_{\text{ON LO}} \cdot t_{\text{OFF HO}} \\ \text{Deadtime matching} \\ t_{\text{MDT}} = t_{\text{DT LO-HO}} \cdot t_{\text{DT HO-LO}} \end{array}$ 

Delay matching  $t_{DM OFF} = t_{OFF LO} - t_{OFFT HO}$ 

Figure 3. Switching Time Waveform Definitions



# Typical Performance Characteristics (@T<sub>A</sub> = +25°C, V<sub>CC</sub> = 15V, unless otherwise specified.)



Figure 4. Turn-on Propagation Delay vs. Supply Voltage



Figure 6. Turn-off Propagation Delay vs. Supply Voltage



Figure 8. Rise Time vs. Supply Voltage



Figure 5. Turn-on Propagation Delay vs. Temperature



Figure 7. Turn-off Propagation Delay vs. Temperature



Figure 9. Rise Time vs. Temperature





Figure 10. Fall Time vs. Supply Voltage



Figure 12. Quiescent Current vs. Supply Voltage



Figure 14. Delay Matching vs. Supply Voltage



Figure 11. Fall Time vs. Temperature



Figure 13. Quiescent Current vs. Temperature



Figure 15. Delay Matching vs. Temperature





Figure 16. Output Source Current vs. Supply Voltage



Figure 18. Output Sink Current vs. Supply Voltage



Figure 20. Logic 1 Input Voltage vs. Supply Voltage



Figure 17. Output Source Current vs. Temperature



Figure 19. Output Sink Current vs. Temperature



Figure 21. Logic 1 Input Voltage vs. Temperature





Figure 22. Logic O Input Voltage vs. Supply Voltage



Figure 24. Deadtime vs. Supply Voltage



Figure 26. VCC UVLO vs. Temperature



Figure 23. Logic 0 Input Voltage vs. Temperature



Figure 25. Deadtime vs. Temperature



Figure 27. VBS UVLO vs. Temperature





Figure 28. Offset Supply Leakage Current vs. Temperature



# **Package Outline Dimensions**

Please see http://www.diodes.com/package-outlines.html for the latest version.

## SO-8 (Type TH)



| SO-8 (Type TH)       |       |       |      |  |  |  |
|----------------------|-------|-------|------|--|--|--|
| Dim                  | Min   | Max   | Тур  |  |  |  |
| Α                    | 1.35  | 1.75  |      |  |  |  |
| A1                   | 0.10  | 0.25  |      |  |  |  |
| A2                   |       |       | 1.45 |  |  |  |
| b                    | 0.35  | 0.51  |      |  |  |  |
| C                    | 0.190 | 0.248 |      |  |  |  |
| D                    | 4.80  | 5.00  | 4.90 |  |  |  |
| Е                    | 5.80  | 6.20  | 6.00 |  |  |  |
| E1                   | 3.80  | 4.00  | 3.90 |  |  |  |
| е                    |       |       | 1.27 |  |  |  |
| h                    | 0.25  | 0.50  |      |  |  |  |
| ٦                    | 0.41  | 1.27  |      |  |  |  |
| L1                   |       |       | 1.04 |  |  |  |
| Ø                    | 0°    | 8°    |      |  |  |  |
| All Dimensions in mm |       |       |      |  |  |  |

# **Suggested Pad Layout**

Please see http://www.diodes.com/package-outlines.html for the latest version.

### SO-8 (Type TH)



| Dimensions | Value (in mm) |  |  |
|------------|---------------|--|--|
| С          | 1.27          |  |  |
| C1         | 5.20          |  |  |
| Х          | 0.60          |  |  |
| Y          | 2.20          |  |  |



#### IMPORTANT NOTICE

DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages.

Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel. Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application.

Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks.

This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes Incorporated.

#### LIFE SUPPORT

Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein:

- A. Life support devices or systems are devices or systems which:
  - 1. are intended to implant into the body, or
  - 2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user.
- B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or to affect its safety or effectiveness.

Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems.

Copyright © 2019, Diodes Incorporated

www.diodes.com