### PWROK GENERATOR AND STARTUP LATCHING CIRCUIT #### **General Description** Silego SLG7NT4081 is a low power and small form device. The SoC is housed in a 2.5mm x 2.5mm TDFN package which is optimal for using with small devices. #### **Features** - Low Power Consumption - 3.3V Supply Voltage - RoHS Compliant / Halogen-Free - Pb-Free TDFN-12 Package # **Pin Configuration** #### **Output Summary** - 2 Outputs Push Pull - 2 Outputs Open Drain #### **Block Diagram** # **Typical Application Circuit** # **Pin Configuration** | Pin # | Pin Name | Type | Pin Description | |-----------------------|--------------------|--------|-----------------| | 1 | VDD | PWR | Supply Voltage | | 2 | BC_ACOK_DSW | Input | Digital Input | | 3 | V3.3A_DSW_PWRGD | Input | Digital Input | | 4 | VBAT_MON_DPWROK | Input | Digital Input | | 5 | BC_ACOK | Output | Open Drain | | 6 | PCH_DPWROK_R | Output | Push Pull | | 7 | GND | GND | Ground | | 8 | PS_ON_SW_N | Input | Digital Input | | 9 | SMC_ONOFF_N | Output | Open Drain | | 10 | STARTUP_LATCH_SET | Input | Digital Input | | 11 | SMC_SHUTDOWN | Input | Digital Input | | 12 | VR_ALW_ENABLE | Output | Push Pull | | Exposed<br>Bottom Pad | Exposed Bottom Pad | GND | Ground | **Ordering Information** | Part Number | Package Type | | | | | | | | |---------------|------------------------------------------|--|--|--|--|--|--|--| | SLG7NT4081V | V = TDFN-12 | | | | | | | | | SLG7NT4081VTR | VTR = TDFN-12 - Tape and Reel (3k units) | | | | | | | | #### **Absolute Maximum Conditions** | Parameter | Min. | Max. | Unit | |---------------------------|------|------|------| | V <sub>HIGH</sub> to GND | -0.3 | 7 | V | | Voltage at input pins | -0.3 | 7 | V | | Current at input pin | -1.0 | 1.0 | mA | | Storage temperature range | -65 | 150 | °C | | Junction temperature | | 150 | °C | #### **Electrical Characteristics** (@ 25°C, unless otherwise stated) | Symbol | Parameter | Condition/Note | Min. | Тур. | Max. | Unit | |-------------------|------------------------------------------------------------|------------------------------------------------------------------------------|------|------|-------|------| | $V_{DD}$ | Supply Voltage | | 3.0 | 3.3 | 3.6 | V | | $I_Q$ | Quiescent Current | Static inputs and outputs | | 1 | | μΑ | | $T_A$ | Operating Temperature | | -40 | 25 | 85 | °C | | $I_{L}$ | Input Leakage Current | Leakage Current for Analog/Digital Inputs or outputs in High impedance state | -100 | | 100 | nA | | $V_{OH}$ | Output Voltage High | Push Pull Logic Level Output at VDD=3.3V, I <sub>OH</sub> =3mA | 2.1 | | | V | | V <sub>OL</sub> | Output Voltage Low | Push Pull Logic Level Output at VDD=3.3V, I <sub>OL</sub> =3mA | | | 0.81 | V | | $V_{OL}$ | Output Voltage Low | Open Drain Logic Level Output at VDD=3.3V, I <sub>OL</sub> =10mA | | | 0.605 | ٧ | | Vo | Maximal Voltage Applied to any PIN in High-Impedance State | | | | VDD | ٧ | | $V_{IH}$ | HIGH-Level Input Voltage | Logic Input at VDD=3.3V | 1.8 | | | V | | V <sub>IL</sub> | LOW-Level Input Voltage | Logic Input at VDD=3.3V | | | 1.1 | V | | I <sub>OL</sub> | LOW-Level Output Current | Push Pull Current at, V <sub>OL</sub> =0.4V | | 1 | | mA | | I <sub>OL</sub> | LOW-Level Output Current | Open Drain Current at V <sub>OL</sub> =0.4V | | 7 | | mA | | T <sub>DLY1</sub> | Delay1 Time | | 10 | | 20 | ms | | T <sub>SU</sub> | Start up Time | After VDD reaches 1.6V | | 7 | | ms | ### **Timing Diagrams** #### **Package Top Marking** XXXXX - Part Code Field: identifies the specific device configuration DD - Date Code Field: Coded date of manufacture LLL - Lot Code: Designates Lot # C – Assembly Site/COO: Specifies Assembly Site/Country of Origin RR - Revision Code: Device Revision | Datasheet<br>Revision | | | Revision | Date | |-----------------------|----|-------|----------|------------| | 1.03 | 05 | 4081V | AE | 07/30/2013 | # **Package Drawing and Dimensions** #### 12 Lead TDFN Package JEDEC MO-229, Variation WDDE #### Unit: mm | Symbol | Min | Nom. | Max | Symbol | Min | Nom. | Max | | |--------|-------|------|-------|--------|----------|------|------|--| | Α | 0.70 | 0.75 | 0.80 | D1 | 1.95 | 2.00 | 2.05 | | | A1 | 0.005 | 1 - | 0.060 | E1 | 1.25 | 1.30 | 1.35 | | | A2 | 0.15 | 0.20 | 0.25 | е | 0.40 BSC | | | | | b | 0.13 | 0.18 | 0.23 | L | 0.30 | 0.35 | 0.40 | | | D | 2.45 | 2.50 | 2.55 | S | 0.18 - | | - | | | E | 2.45 | 2.50 | 2.55 | | | | | | ### **Tape and Reel Specification** | #0 | | Nominal | Max Units | | Reel & | Trailer A | | Leader B | | Pocket (mm) | | |-------------------------------------|------|----------------------|-----------|---------|------------------|-----------|----------------|----------|----------------|-------------|-------| | Package Type | Pins | Package<br>Size (mm) | per reel | per box | Hub Size<br>(mm) | Pockets | Length<br>(mm) | Pockets | Length<br>(mm) | Width | Pitch | | TDFN 12L<br>2.5x2.5mm<br>0.4P Green | 12 | 2.5x2.5x0.75 | 3000 | 3000 | 178/60 | 42 | 168 | 42 | 168 | 8 | 4 | # **Carrier Tape Drawing and Dimensions** | Package<br>Type | Pocket<br>BTM<br>Length<br>(mm) | Pocket<br>BTM Width<br>(mm) | Pocket<br>Depth<br>(mm) | Index Hole<br>Pitch<br>(mm) | Pocket<br>Pitch<br>(mm) | Index Hole<br>Diameter<br>(mm) | Index Hole<br>to Tape<br>Edge<br>(mm) | Index Hole<br>to Pocket<br>Center<br>(mm) | Tape Width (mm) | |-------------------------------------|---------------------------------|-----------------------------|-------------------------|-----------------------------|-------------------------|--------------------------------|---------------------------------------|-------------------------------------------|-----------------| | | Α0 | В0 | K0 | P0 | P1 | D0 | E | F | w | | TDFN 12L<br>2.5x2.5mm<br>0.4P Green | 2.75 | 2.75 | 1.05 | 4 | 4 | 1.55 | 1.75 | 3.5 | 8 | Refer to EIA-481 Specifications ### **Recommended Reflow Soldering Profile** Please see IPC/JEDEC J-STD-020: latest revision for reflow profile based on package volume of 4.6875 mm<sup>3</sup> (nominal). More information can be found at <a href="https://www.jedec.org">www.jedec.org</a>. #### Silego Website & Support #### Silego Technology Website Silego Technology provides online support via our website at <a href="http://www.silego.com/">http://www.silego.com/</a>. This website is used as a means to make files and information easily available to customers. For more information regarding Silego Green products, please visit: http://greenpak.silego.com/ http://greenpak2.silego.com/ http://greenfet.silego.com/ http://greenfet2.silego.com/ http://greenclk.silego.com/ Products are also available for purchase directly from Silego at the Silego Online Store at http://store.silego.com/. #### **Silego Technical Support** Datasheets and errata, application notes and example designs, user guides, and hardware support documents and the latest software releases are available at the Silego website or can be requested directly at info@silego.com. For specific GreenPAK design or applications questions and support please send email requests to GreenPAK@silego.com Users of Silego products can receive assistance through several channels: #### **Contact Your Local Sales Representative** Customers can contact their local sales representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. More information regarding your local representative is available at the Silego website or send a request to <a href="mailto:info@silego.com">info@silego.com</a> #### **Contact Silego Directly** Silego can be contacted directly via e-mail at <a href="mailto:info@silego.com">info@silego.com</a> or user submission form, located at the following URL: <a href="http://support.silego.com/">http://support.silego.com/</a> #### Other Information The latest Silego Technology press releases, listing of seminars and events, listings of world wide Silego Technology offices and representatives are all available at http://www.silego.com/ THIS PRODUCT HAS BEEN DESIGNED AND QUALIFIED FOR THE CONSUMER MARKET. APPLICATIONS OR USES AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS ARE NOT AUTHORIZED. SILEGO TECHNOLOGY DOES NOT ASSUME ANY LIABILITY ARISING OUT OF SUCH APPLICATIONS OR USES OF ITS PRODUCTS. SILEGO TECHNOLOGY RESERVES THE RIGHT TO IMPROVE PRODUCT DESIGN, FUNCTIONS AND RELIABILITY WITHOUT NOTICE.