

#### **General Description**

The SLG59H1019V is a high-performance 13 m $\Omega$  NMOS power switch designed to control 4.5 V to 25.2 V power rails up to 5 A. Using a proprietary MOSFET design, the SLG59H1019V achieves a stable 13 m $\Omega$  RDS $_{ON}$  across a wide input voltage range. In combining novel FET design and copper pillar interconnects, the SLG59H1019V package also exhibits a low thermal resistance for high-current operation.

Designed to operate over a -40 °C to 85 °C range, the SLG59H1019V is available in a low thermal resistance, RoHS-compliant, 1.6 x 3.0 mm STQFN package.

#### **Features**

- Wide Operating Input Voltage: 4.5 V to 25.2 V
- · Maximum Continuous Current: 5 A
- · Automatic nFET SOA Protection
- High-performance MOSFET Switch Low RDS<sub>ON</sub>: 13 m $\Omega$  at V<sub>IN</sub> = 25.2 V Low  $\Delta$ RDS<sub>ON</sub>/ $\Delta$ V<sub>IN</sub>: <0.05 m $\Omega$ /V Low  $\Delta$ RDS<sub>ON</sub>/ $\Delta$ T: <0.06 m $\Omega$ /°C
- Capacitor-adjustable Inrush Current Control
- Two stage Current Limit Protection:
   Resistor-adjustable Active Current Limit
   Internal Short-circuit Current limit
- Open Drain FAULT Signaling
- MOSFET Current Analog Output Monitor: 10 μA/A
- Fast 0.75 kΩ Output Discharge
- · Pb-Free / Halogen-Free / RoHS Compliant Packaging

#### **Pin Configuration**



## 18-pin STQFN 1.6 x 3.0 mm, 0.40mm pitch (Top View)

#### **Applications**

- · Telecommunications Equipment
- High-performance Computing
   Point-of-Load Power Distribution
- Motor Drives

#### **Block Diagram**





## **Pin Description**

| Pin# | Pin Name | Туре   | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------|----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | ON       | Input  | A low-to-high transition on this pin initiates the operation of the SLG59H1019V's state machine. ON is an asserted HIGH, level-sensitive CMOS input with ON_V $_{\rm IL}$ < 0.3 V and ON_V $_{\rm IH}$ > 0.9 V. Even though the ON pin circuit has a 1 M $\Omega$ internal pull-down resistor internally grounded, connect this pin to a general-purpose output (GPO) of a microcontroller, an application processor, or a system controller.                                                                                                   |
| 2    | GND      | GND    | Pin 2 is a low-current GND terminal for the SLG59H1019V. Connect directly to Pin 3                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 3    | GND      | GND    | Pin 3 is the main ground connection for the SLG59H1019V's internal charge pump, its gate driver and current-limit circuits as well as its internal state machine. Therefore, use a short, stout connection from Pin 3 to the system's analog or power plane.                                                                                                                                                                                                                                                                                    |
| 4-8  | VIN      | MOSFET | VIN supplies the power for the operation of the SLG59H1019V, its internal control circuitry, and the drain terminal of the nFET power switch. With 5 pins fused together at VIN, connect a 47 $\mu$ F (or larger) low-ESR capacitor from this pin to ground. Capacitors used at VIN should be rated at 50 V or higher.                                                                                                                                                                                                                          |
| 9-13 | VOUT     | MOSFET | Source terminal of n-channel MOSFET (5 pins fused for VOUT). Connect a 47 $\mu$ F (or larger) low-ESR capacitor from this pin to ground. Capacitors used at VOUT should be rated at 50 V or higher.                                                                                                                                                                                                                                                                                                                                             |
| 14   | NC       | Null   | No Connect – Do not make any connection to this pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 15   | FAULT    | Output | An open drain output, $\overline{\text{FAULT}}$ is asserted within $\overline{\text{FAULT}}_{\text{LOW}}$ when a current-limit or an over-temperature condition is detected. $\overline{\text{FAULT}}$ is deasserted within $\overline{\text{TFAULT}}_{\text{HIGH}}$ when the fault condition is removed. Connect an 100 k $\Omega$ external resistor from the $\overline{\text{FAULT}}$ pin to local system logic supply.                                                                                                                      |
| 16   | CAP      | Output | A low-ESR, stable dielectric, ceramic surface-mount capacitor connected from CAP pin to GND sets the $V_{OUT}$ slew rate and overall turn-on time of the SLG59H1019V. For best performance, the range for $C_{SLEW}$ values are 10 nF $\leq C_{SLEW} \leq$ 20 nF $-$ please see typical characteristics for additional information. Capacitors used at the CAP pin should be rated at 10 V or higher. Please consult Applications Section on how to select $C_{SLEW}$ based on $V_{OUT}$ slew rate and loading conditions.                      |
| 17   | IOUT     | Output | IOUT is the SLG59H1019V's power MOSFET load current monitor output. As an analog current output, this signal when applied to a ground-reference resistor generates a voltage proportional to the current through the n-channel MOSFET. The $I_{OUT}$ transfer characteristic is typically 10 $\mu$ A/Awith a voltage compliance range of 0.5 V $\leq$ V $_{IOUT} \leq$ 4 V. Optimal $I_{OUT}$ linearity is exhibited for 0.5 A $\leq$ $I_{DS} \leq$ 5 A. In addition, it is recommended to bypass the IOUT pin to GND with a 0.18 nF capacitor. |
| 18   | RSET     | Input  | A 1%-tolerance, metal-film resistor between 18 k $\Omega$ and 91 k $\Omega$ sets the SLG59H1019V's active current limit. A 91 k $\Omega$ resistor sets the SLG59H1019V's active current limit to 1 A and a 18 k $\Omega$ resistor sets the active current limit to 5 A.                                                                                                                                                                                                                                                                         |

## **Ordering Information**

| Part Number   | Туре                         | Production Flow             |
|---------------|------------------------------|-----------------------------|
| SLG59H1019V   | STQFN 18L FC                 | Industrial, -40 °C to 85 °C |
| SLG59H1019VTR | STQFN 18L FC (Tape and Reel) | Industrial, -40 °C to 85 °C |



#### **Absolute Maximum Ratings**

| Parameter                                   | Description                                           | Conditions                                                                                                              | Min. | Тур. | Max.            | Unit |
|---------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------|------|-----------------|------|
| V to CND                                    | Power Switch Input Voltage to                         | Continuous                                                                                                              | -0.3 |      | 30              | V    |
| V <sub>IN</sub> to GND                      | GND                                                   | Maximum pulsed $V_{IN}$ , pulse width < 0.1 s                                                                           |      |      | 32              | V    |
| V <sub>OUT</sub> to GND                     | Power Switch Output Voltage to GND                    |                                                                                                                         | -0.3 |      | V <sub>IN</sub> | V    |
| ON, CAP, RSET,<br>IOUT, and<br>FAULT to GND | ON, CAP, RSET, IOUT, and FAULT<br>Pin Voltages to GND |                                                                                                                         | -0.3 |      | 7               | ٧    |
| T <sub>S</sub>                              | Storage Temperature                                   |                                                                                                                         | -65  |      | 150             | Ô    |
| ESD <sub>HBM</sub>                          | ESD Protection                                        | Human Body Model                                                                                                        | 2000 |      |                 | V    |
| ESD <sub>CDM</sub>                          | ESD Protection                                        | Charged Device Model                                                                                                    | 500  |      | -               | V    |
| MSL                                         | Moisture Sensitivity Level                            |                                                                                                                         |      | 1    |                 |      |
| $\theta_{\sf JA}$                           | Thermal Resistance                                    | 1.6 x 3.0 mm 18L STQFN; Determined with the device mounted onto a 1 in <sup>2</sup> , 1 oz. copper pad of FR-4 material |      | 40   |                 | °C/W |
| T <sub>J,MAX</sub>                          | Maximum Junction Temperature                          |                                                                                                                         |      | 150  |                 | °C   |
| MOSFET<br>IDS <sub>CONT</sub>               | Continuous Current from VIN to VOUT                   | T <sub>J</sub> < 150 °C                                                                                                 |      |      | 5               | Α    |
| MOSFET<br>IDS <sub>PEAK</sub>               | Peak Current from VIN to VOUT                         | Maximum pulsed switch current, pulse width < 1 ms, 1% duty cycle                                                        |      |      | 6               | Α    |

Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **Electrical Characteristics**

 $4.5~\text{V} \le \text{V}_{\text{IN}} \le 25.2~\text{V}; \text{C}_{\text{IN}} = 47~\mu\text{F}, \text{T}_{\text{A}} = -40~\text{°C}$  to 85 °C, unless otherwise noted. Typical values are at T<sub>A</sub> = 25 °C

| Parameter             | Description                                       | Conditions                                                | Min. | Тур. | Max. | Unit |
|-----------------------|---------------------------------------------------|-----------------------------------------------------------|------|------|------|------|
| V <sub>IN</sub>       | Operating Input Voltage                           |                                                           | 4.5  |      | 25.2 | V    |
| V <sub>IN(UVLO)</sub> | V <sub>IN</sub> Undervoltage Lockout<br>Threshold | V <sub>IN</sub> ↓                                         | 2.4  |      | 3.8  | ٧    |
| IQ                    | Quiescent Supply Current                          | ON = HIGH; I <sub>DS</sub> = 0 A                          |      | 0.5  | 0.6  | mA   |
| I <sub>SHDN</sub>     | OFF Mode Supply Current                           | ON = LOW; I <sub>DS</sub> = 0 A                           |      | 1    | 3    | μΑ   |
| DDG                   | ON Resistance                                     | T <sub>A</sub> = 25 °C; I <sub>DS</sub> = 0.1 A           |      | 13   | 14   | mΩ   |
| RDS <sub>ON</sub>     | ON Resistance                                     | T <sub>A</sub> = 85 °C; I <sub>DS</sub> = 0.1 A           |      | 17.2 | 19.2 | mΩ   |
| MOSFET IDS            | Current from VIN to VOUT                          | Continuous                                                |      |      | 5    | Α    |
|                       | Active Current Limit, I <sub>ACL</sub>            | $V_{OUT} > 0.5 \text{ V; R}_{SET} = 30.1 \text{ k}\Omega$ | 2.7  | 3.19 | 3.4  | Α    |
| I <sub>LIMIT</sub>    | Short-circuit Current Limit, I <sub>SCL</sub>     | V <sub>OUT</sub> < 0.5 V                                  |      | 0.5  | -    | Α    |
| T <sub>ACL</sub>      | Active Current Limit Response Time                | R <sub>SET</sub> = 51.6 kΩ                                |      | 120  |      | μs   |
| R <sub>DISCHRG</sub>  | Output Discharge Resistance                       |                                                           | 650  | 750  | 900  | Ω    |
| 1                     | MOSFET Current Analog Moni-                       | I <sub>DS</sub> = 1 A                                     | 9.3  | 10   | 11.1 | μA   |
| l <sub>OUT</sub>      | tor Output                                        | I <sub>DS</sub> = 3 A                                     | 29   | 30.3 | 32   | μΑ   |



#### **Electrical Characteristics (continued)**

 $4.5~\text{V} \le \text{V}_{\text{IN}} \le 25.2~\text{V}; \text{C}_{\text{IN}} = 47~\mu\text{F}, \text{T}_{\text{A}} = -40~\text{°C}$  to 85 °C, unless otherwise noted. Typical values are at T<sub>A</sub> = 25 °C

| Parameter                         | Description                                                     | Conditions                                                                                                                                                                | Min.   | Тур.     | Max.                | Unit |
|-----------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------|---------------------|------|
| T <sub>IOUT</sub>                 | I <sub>OUT</sub> Response Time to Change in Main MOSFET Current | C <sub>IOUT</sub> = 180 pF;<br>Step load 0 to 2.4 A; 0% to 90% I <sub>OUT</sub>                                                                                           |        | 45       |                     | μs   |
| C <sub>LOAD</sub>                 | Output Load Capacitance                                         | C <sub>LOAD</sub> connected from VOUT to GND                                                                                                                              |        | 47       |                     | μF   |
| т.                                | ON Delay Time                                                   | 50% ON to 10% $V_{OUT}$ ↑;<br>$V_{IN}$ = 4.5 V; $C_{SLEW}$ = 10 nF;<br>$R_{LOAD}$ = 100 Ω, $C_{LOAD}$ = 10 μF                                                             | 300    | 400      | 600                 | μs   |
| T <sub>ON_Delay</sub>             | ON Delay Time                                                   | 50% ON to 10% $V_{OUT}$ ↑;<br>$V_{IN}$ = 25.2 V; $C_{SLEW}$ = 10 nF;<br>$R_{LOAD}$ = 100 Ω, $C_{LOAD}$ = 10μF                                                             | 0.9    | 1.0      | 1.2                 | ms   |
|                                   |                                                                 | 50% ON to 90% V <sub>OUT</sub> ↑                                                                                                                                          | Set by | External | C <sub>SLEW</sub> 1 | ms   |
| T <sub>Total_ON</sub>             | Total Turn ON Time                                              | 50% ON to 90% $V_{OUT}$ ↑;<br>$V_{IN}$ = 4.5 V; $C_{SLEW}$ = 10 nF;<br>$R_{LOAD}$ = 100 Ω, $C_{LOAD}$ = 10 μF                                                             | 1.8    | 1.9      | 2.1                 | ms   |
|                                   |                                                                 | 50% ON to 90% $V_{OUT}$ ↑;<br>$V_{IN}$ = 25.2 V; $C_{SLEW}$ = 10 nF;<br>$R_{LOAD}$ = 100 Ω, $C_{LOAD}$ = 10 μF                                                            | 8.9    | 9.0      | 9.2                 | ms   |
|                                   |                                                                 | 50% ON to 90% V <sub>OUT</sub> $\uparrow$                                                                                                                                 | Set by | External | C <sub>SLEW</sub> 1 | V/ms |
| V <sub>OUT(SR)</sub>              | V <sub>OUT</sub> Slew rate                                      | 10% to 90% $V_{OUT}$ ↑;<br>$V_{IN}$ = 4.5 to 25.2 V; $C_{SLEW}$ = 10 nF;<br>$R_{LOAD}$ = 100 Ω, $C_{LOAD}$ = 10 μF                                                        | 3      | 3.2      | 3.5                 | V/ms |
| T <sub>OFF_Delay</sub>            | OFF Delay Time                                                  | 50% ON to $V_{OUT}$ Fall Start $\downarrow$ ;<br>ON = HIGH-to-LOW;<br>$V_{IN}$ = 4.5 V to 25.2 V;<br>$R_{LOAD}$ = 100 Ω, No $C_{LOAD}$                                    |        | 15       |                     | μs   |
| T <sub>FALL</sub>                 | V <sub>OUT</sub> Fall Time                                      | 90% $V_{OUT}$ to 10% $V_{OUT} \downarrow$ ;<br>ON = HIGH-to-LOW;<br>$V_{IN}$ = 4.5 V to 25.2 V;<br>$R_{LOAD}$ = 100 Ω, No $C_{LOAD}$                                      | 10     | 12       | 18                  | μs   |
| TFAULT <sub>LOW</sub>             | FAULT Assertion Time                                            | Abnormal Step Load Current event to FAULT $\downarrow$ ; I <sub>ACL</sub> = 1 A; V <sub>IN</sub> = 25.2 V; R <sub>SET</sub> = 91 kΩ; switch in 20 $\Omega$ load           |        | 80       |                     | μs   |
| T <del>FAULT<sub>HIGH</sub></del> | FAULT De-assertion Time                                         | Delay to $\overline{FAULT} \uparrow$ after fault condition is removed; $I_{ACL} = 1 \; A; \; V_{IN} = 25.2 \; V;$ $R_{SET} = 91 \; k \Omega;$ switch out 20 $\Omega$ load |        | 180      |                     | μs   |
| FAULT                             | FAULT Output Low Voltage                                        | I <sub>FAULT</sub> = 1 mA                                                                                                                                                 |        | 0.2      |                     | V    |
| ON_V <sub>IH</sub>                | ON Pin Input High Voltage                                       | Internal 1 MΩ ±20% from ON Pin to                                                                                                                                         | 0.9    |          | 5                   | V    |
| ON_V <sub>IL</sub>                | ON Pin Input Low Voltage                                        | GND                                                                                                                                                                       | -0.3   | 0        | 0.3                 | V    |
| I <sub>ON(Leakage)</sub>          | ON Pin Leakage Current                                          | 0.9 V ≤ ON ≤ 5 V or ON = GND                                                                                                                                              |        |          | 2                   | μA   |
| THERMON                           | Thermal Protection Shutdown Threshold                           |                                                                                                                                                                           |        | 145      |                     | °C   |
| THERM <sub>OFF</sub>              | Thermal Protection Restart<br>Threshold                         |                                                                                                                                                                           |        | 120      |                     | °C   |

 $<sup>1. \ \</sup> Refer to typical \ Timing \ Parameter \ vs. \ C_{SLEW} \ performance \ charts for \ additional \ information \ when \ available.$ 



 $T_{Total\_ON}$ ,  $T_{ON\_Delay}$ , and Slew Rate Measurement Timing Details



<sup>\*</sup> Rise and Fall times of the ON signal are 100 ns



## **Typical Performance Characteristics**

## $\ensuremath{\mathsf{RDS_{ON}}}\xspace$ vs. Temperature and $\ensuremath{\mathsf{V_{IN}}}\xspace$



 $I_{ACL}$  vs. Temperature and  $R_{SET}$ 





 $\rm I_{ACL}$  vs.  $\rm R_{SET}$  and  $\rm V_{IN}$ 



 $I_{OUT}$  vs. MOSFET IDS and  $V_{IN}$ 



Datasheet Revision 1.03 17-Oct-2019



I<sub>OUT</sub> vs. Temperature and MOSFET IDS



## $\mathbf{V}_{\text{OUT}}$ Slew Rate vs. Temperature, $\mathbf{V}_{\text{IN}},$ and $\mathbf{C}_{\text{SLEW}}$



Datasheet Revision 1.03 17-Oct-2019



 $T_{Total\ ON}$  vs.  $C_{SLEW}$ ,  $V_{IN}$ , and  $T_{emperature}$ 





## **Timing Diagram - Basic Operation including Active Current Limit Protection**





## **Timing Diagram - Active Current Limit & Thermal Protection Operation**





### Timing Diagram - Basic Operation including Active Current + Internal FET SOA Protection





## **SLG59H1019V Application Diagram**



Figure 1. Test setup Application Diagram

## **Typical Turn-on Waveforms**



Figure 2. Typical Turn ON operation waveform for  $V_{IN}$  = 4.5 V,  $C_{SLEW}$  = 10 nF,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 100  $\Omega$ 





Figure 3. Typical Turn ON operation waveform for V<sub>IN</sub> = 4.5 V,  $C_{SLEW}$  = 18 nF,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 100  $\Omega$ 



Figure 4. Typical Turn ON operation waveform for  $V_{IN}$  = 9 V,  $C_{SLEW}$  = 10 nF,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 100  $\Omega$ 





Figure 5. Typical Turn ON operation waveform for  $V_{IN}$  = 9 V,  $C_{SLEW}$  = 18 nF,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 100  $\Omega$ 



Figure 6. Typical Turn ON operation waveform for V<sub>IN</sub> = 15 V,  $C_{SLEW}$  = 10 nF,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 100  $\Omega$ 





Figure 7. Typical Turn ON operation waveform for V<sub>IN</sub> = 15 V,  $C_{SLEW}$  = 18 nF,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 100  $\Omega$ 



Figure 8. Typical Turn ON operation waveform for  $V_{IN}$  = 25.2 V,  $C_{SLEW}$  = 10 nF,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 100  $\Omega$ 





Figure 9. Typical Turn ON operation waveform for  $V_{IN}$  = 25.2 V,  $C_{SLEW}$  = 18 nF,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 100  $\Omega$  Typical Turn-off Waveforms



Figure 10. Typical Turn OFF operation waveform for V $_{IN}$  = 4.5 V, C $_{SLEW}$  = 10 nF, no C $_{LOAD}$  , R $_{LOAD}$  = 100  $\Omega$ 





Figure 11. Typical Turn OFF operation waveform for V<sub>IN</sub> = 4.5 V,  $C_{SLEW}$  = 10 nF,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 100  $\Omega$ 



Figure 12. Typical Turn OFF operation waveform for V<sub>IN</sub> = 9 V, C<sub>SLEW</sub> = 10 nF, no C<sub>LOAD</sub> , R<sub>LOAD</sub> = 100  $\Omega$ 





Figure 13. Typical Turn OFF operation waveform for V<sub>IN</sub> = 9 V,  $C_{SLEW}$  = 10 nF,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 100  $\Omega$ 



Figure 14. Typical Turn OFF operation waveform for  $V_{IN}$  = 15 V,  $C_{SLEW}$  = 10 nF, no  $C_{LOAD}$  ,  $R_{LOAD}$  = 100  $\Omega$ 





Figure 15. Typical Turn OFF operation waveform for V<sub>IN</sub> = 15 V,  $C_{SLEW}$  = 10 nF,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 100  $\Omega$ 



Figure 16. Typical Turn OFF operation waveform for  $V_{IN}$  = 25.2 V,  $C_{SLEW}$  = 10 nF, no  $C_{LOAD}$  ,  $R_{LOAD}$  = 100  $\Omega$ 





Figure 17. Typical Turn OFF operation waveform for  $V_{IN}$  = 25.2 V,  $C_{SLEW}$  = 10 nF,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 100  $\Omega$  Typical ACL Operation Waveforms



Figure 18. Typical ACL operation waveform for  $V_{IN}$  = 4.5 V,  $C_{LOAD}$  = 10  $\mu$ F,  $I_{ACL}$  = 1 A,  $R_{SET}$  = 91  $k\Omega$ 





Figure 19. Typical ACL operation waveform for  $V_{IN}$  = 9 V,  $C_{LOAD}$  = 10  $\mu$ F,  $I_{ACL}$  = 1 A,  $R_{SET}$  = 91  $k\Omega$ 



Figure 20. Typical ACL operation waveform for  $V_{IN}$  = 15 V,  $C_{LOAD}$  = 10  $\mu$ F,  $I_{ACL}$  = 1 A,  $R_{SET}$  = 91  $k\Omega$ 





Figure 21. Typical ACL operation waveform for  $V_{IN}$  = 25.2 V,  $C_{LOAD}$  = 10  $\mu$ F,  $I_{ACL}$  = 1 A,  $R_{SET}$  = 91  $k\Omega$  Typical FAULT Operation Waveforms



Figure 22. Typical FAULT assertion waveform for  $V_{IN}$  = 4.5 V,  $C_{LOAD}$  = 10  $\mu$ F,  $I_{ACL}$  = 1 A,  $R_{SET}$  = 91  $k\Omega$ , switch on 3.3  $\Omega$  load





Figure 23. Typical FAULT de-assertion waveform for V<sub>IN</sub> = 4.5 V, C<sub>LOAD</sub> = 10  $\mu$ F, I<sub>ACL</sub> = 1 A, R<sub>SET</sub> = 91 k $\Omega$ , switch out 3.3  $\Omega$  load



Figure 24. Typical FAULT assertion waveform for V<sub>IN</sub> = 9 V, C<sub>LOAD</sub> = 10  $\mu$ F, I<sub>ACL</sub> = 1 A, R<sub>SET</sub> = 91 k $\Omega$ , switch on 6.6  $\Omega$  load





Figure 25. Typical FAULT de-assertion waveform for V<sub>IN</sub> = 9 V, C<sub>LOAD</sub> = 10  $\mu$ F, I<sub>ACL</sub> = 1 A, R<sub>SET</sub> = 91 k $\Omega$ , switch out 6.6  $\Omega$  load



Figure 26. Typical  $\overline{FAULT}$  assertion waveform for  $V_{IN}$  = 15 V,  $C_{LOAD}$  = 10  $\mu$ F,  $I_{ACL}$  = 1 A,  $R_{SET}$  = 91  $k\Omega$ , switch on 11.3  $\Omega$  load





Figure 27. Typical FAULT de-assertion waveform for  $V_{IN}$  = 15 V,  $C_{LOAD}$  = 10  $\mu$ F,  $I_{ACL}$  = 1 A,  $R_{SET}$  = 91 k $\Omega$ , switch out 11.3  $\Omega$  load



Figure 28. Typical FAULT assertion waveform for V<sub>IN</sub> = 25.2 V,  $C_{LOAD}$  = 10  $\mu$ F,  $I_{ACL}$  = 1 A,  $R_{SET}$  = 91 k $\Omega$ , switch on 20.5  $\Omega$  load





Figure 29. Typical FAULT de-assertion waveform for  $V_{IN}$  = 25.2 V,  $C_{LOAD}$  = 10  $\mu$ F,  $I_{ACL}$  = 1 A,  $R_{SET}$  = 91 k $\Omega$ , switch out 20.5  $\Omega$  load

#### **Typical IOUT Response Time Waveforms**



Figure 30. Typical  $I_{OUT}$  response time waveform for  $V_{IN}$  = 4.5 V,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 4.5  $\Omega$   $C_{IOUT}$  = 0.18 nF,  $R_{IOUT}$  = 84.5 k $\Omega$ , Load step 0 A to 1 A





Figure 31. Typical I<sub>OUT</sub> response time waveform for V<sub>IN</sub> = 4.5 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 4.5  $\Omega$  C<sub>IOUT</sub> = 0.18 nF, R<sub>IOUT</sub> = 84.5  $\mu$ C, Load step 1 A to 0 A



Figure 32. Typical I<sub>OUT</sub> response time waveform for V<sub>IN</sub> = 9 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 9  $\Omega$  C<sub>IOUT</sub> = 0.18 nF, R<sub>IOUT</sub> = 84.5 k $\Omega$ , Load step 0 A to 1 A





Figure 33. Typical I<sub>OUT</sub> response time waveform for V<sub>IN</sub> = 9 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 9  $\Omega$  C<sub>IOUT</sub> = 0.18 nF, R<sub>IOUT</sub> = 84.5 k $\Omega$ , Load step 1 A to 0 A



Figure 34. Typical I<sub>OUT</sub> response time waveform for V<sub>IN</sub> = 15 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 15  $\Omega$  C<sub>IOUT</sub> = 0.18 nF, R<sub>IOUT</sub> = 84.5  $\mu$ C, Load step 0 A to 1 A





Figure 35. Typical I<sub>OUT</sub> response time waveform for V<sub>IN</sub> = 15 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 15  $\Omega$  C<sub>IOUT</sub> = 0.18 nF, R<sub>IOUT</sub> = 84.5 k $\Omega$ , Load step 1 A to 0 A



Figure 36. Typical I<sub>OUT</sub> response time waveform for V<sub>IN</sub> = 25.2 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 25  $\Omega$  C<sub>IOUT</sub> = 0.18 nF, R<sub>IOUT</sub> = 84.5  $k\Omega$ , Load step 0 A to 1 A





Figure 37. Typical I<sub>OUT</sub> response time waveform for V<sub>IN</sub> = 25.2 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 25  $\Omega$  C<sub>IOUT</sub> = 0.18 nF, R<sub>IOUT</sub> = 84.5  $k\Omega$ , Load step 1 A to 0 A

#### **Typical SOA Waveforms**



Figure 38. Typical SOA waveform during power up on heavy load for V  $_{IN}$  = 15 V,  $C_{LOAD}$  = 10  $\mu F,$   $R_{SET}$  = 18  $k\Omega,$   $R_{LOAD}$  = 4.5  $\Omega$ 





Figure 39. Extended typical SOA waveform during power up under heavy load for V<sub>IN</sub> = 15 V,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{SET}$  = 18  $k\Omega$ ,  $R_{LOAD}$  = 4.5  $\Omega$ 



Figure 40. Typical SOA waveform during power up under heavy load for V<sub>IN</sub> = 25.2 V,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{SET}$  = 18  $k\Omega$ ,  $R_{LOAD}$  = 12  $\Omega$ 





Figure 41. Extended typical SOA waveform during power up under heavy load for  $V_{IN}$  = 25.2 V,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{SET}$  = 18  $k\Omega$ ,  $R_{LOAD}$  = 12  $\Omega$ 



Figure 42. Typical non-monotonic V<sub>OUT</sub> ramping waveform during power up on heavy load for V<sub>IN</sub> = 15 V,  $C_{LOAD}$  = 470  $\mu$ F,  $C_{SLEW}$  = 10nF,  $R_{SET}$  = 18 k $\Omega$ ,  $R_{LOAD}$  = 9.6  $\Omega$ 



#### **Applications Information**

#### **HFET1 Safe Operating Area Explained**

Dialog's HFET1 integrated power controllers incorporate a number of internal protection features that prevents them from damaging themselves or any other circuit or subcircuit downstream of them. One particular protection feature is their Safe Operation Area (SOA) protection. SOA protection is automatically activated under overpower and, in some cases, under overcurrent conditions. Overpower SOA is activated if package power dissipation exceeds an internal 10 W threshold and HFET1 devices will quickly switch off (open circuit) upon overpower detection and automatically resume (close) nominal operation once overpower condition no longer exists.

One of the possible ways to have an overpower condition trigger SOA protection is when HFET1 products are enabled into heavy output resistive loads and/or into large load capacitors. It is under these conditions to follow carefully the "Safe Start-up Loading" guidance in the Applications section of the datasheet. During an overcurrent condition, HFET1 devices will try to limit the output current to the level set by the external  $R_{\rm SET}$  resistor. Limiting the output current, however, causes an increased voltage drop across the FET's channel because the FET's RDS<sub>ON</sub> increased as well. Since the FET's RDS<sub>ON</sub> is larger, package power dissipation also increases. If the resultant increase in package power dissipation is higher/equal than 10 W, internal SOA protection will be triggered and the FET will open circuit (switch off). Every time SOA protection is triggered, all HFET1 devices will automatically attempt to resume nominal operation after 160 ms. The automatic retry attempt only allows power-up with SOA at 5 W. This SOA fold back power ensures that the FET survives a short circuit condition. To clear the 5 W SOA fold back, switch the ON pin to "LOW" to power reset SOA to 10 W.

#### Safe Start-up Condition

SLG59H1019V has built-in protection to prevent over-heating during start-up into a heavy load. Overloading the VOUT pin with a capacitor and a resistor may result in non-monotonic  $V_{OUT}$  ramping (Figure 42) or repeated restarts (Figure 38 to Figure 41). In general, under light loading on VOUT,  $V_{OUT}$  ramping can be controlled with  $C_{SLEW}$  value. The following equation serves as a guide:

$$C_{SLEW} = \frac{T_{RISE}}{V_{IN}} \times 4.9 \,\mu\text{A} \times \frac{20}{3}$$

where

 $T_{RISE}$  = Total rise time from 10%  $V_{OUT}$  to 90%  $V_{OUT}$ 

V<sub>IN</sub> = Input Voltage

C<sub>SLEW</sub> = Capacitor value for CAP pin

When capacitor and resistor loading on VOUT during start up, the following tables will ensure  $V_{OUT}$  ramping is monotonic without triggering internal SOA protection:

| Safe Start-up Loading for V <sub>IN</sub> = 15 V (Monotonic Ramp) |                                                                           |     |    |  |  |  |  |  |  |
|-------------------------------------------------------------------|---------------------------------------------------------------------------|-----|----|--|--|--|--|--|--|
| Slew Rate (V/ms)                                                  | Slew Rate (V/ms) $C_{SLEW} (nF)^2$ $C_{LOAD} (\mu F)$ $R_{LOAD} (\Omega)$ |     |    |  |  |  |  |  |  |
| 1                                                                 | 33.3                                                                      | 500 | 12 |  |  |  |  |  |  |
| 2                                                                 | 16.7                                                                      | 250 | 12 |  |  |  |  |  |  |
| 3                                                                 | 11.1                                                                      | 160 | 12 |  |  |  |  |  |  |
| 4                                                                 | 8.3                                                                       | 120 | 12 |  |  |  |  |  |  |
| 5                                                                 | 6.7                                                                       | 100 | 12 |  |  |  |  |  |  |



|                                                                                                 | Safe Start-up Loading for V <sub>IN</sub> = 25.2 V (Monotonic Ramp) |     |    |  |  |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----|----|--|--|--|--|--|--|--|
| Slew Rate (V/ms) C <sub>SLEW</sub> (nF) <sup>2</sup> C <sub>LOAD</sub> (μF) R <sub>LOAD</sub> ( |                                                                     |     |    |  |  |  |  |  |  |  |
| 0.5                                                                                             | 66.7                                                                | 500 | 60 |  |  |  |  |  |  |  |
| 1.0                                                                                             | 33.3                                                                | 250 | 60 |  |  |  |  |  |  |  |
| 1.5                                                                                             | 22.2                                                                | 160 | 60 |  |  |  |  |  |  |  |
| 2.0                                                                                             | 16.7                                                                | 120 | 60 |  |  |  |  |  |  |  |
| 2.5                                                                                             | 13.3                                                                | 100 | 60 |  |  |  |  |  |  |  |

Note 2: Select the closest-value tolerance capacitor.

## Setting the SLG59H1019V's Active Current Limit

| R <sub>SET</sub> (kΩ) | Active Current Limit (A) <sup>3</sup> |
|-----------------------|---------------------------------------|
| 91                    | 1                                     |
| 45                    | 2                                     |
| 30                    | 3                                     |
| 18                    | 5                                     |

Note 3: Active Current Limit accuracy is ±15% over voltage range and over temperature range.



#### **Power Dissipation**

The junction temperature of the SLG59H1019V depends on different factors such as board layout, ambient temperature, and other environmental factors. The primary contributor to the increase in the junction temperature of the SLG59H1019V is the power dissipation of its power MOSFET. Its power dissipation and the junction temperature in nominal operating mode can be calculated using the following equations:

$$PD = RDS_{ON} \times I_{DS}^{2}$$

where:

PD = Power dissipation, in Watts (W) RDS $_{ON}$  = Power MOSFET ON resistance, in Ohms ( $\Omega$ )  $I_{DS}$  = Output current, in Amps (A) and

$$T_J = PD \times \theta_{JA} + T_A$$

where:

 $T_J$  = Junction temperature, in Celsius degrees (°C)  $\theta_{JA}$  = Package thermal resistance, in Celsius degrees per Watt (°C/W)  $T_A$  = Ambient temperature, in Celsius degrees (°C)

In current-limit mode, the SLG59H1019V's power dissipation can be calculated by taking into account the voltage drop across the power switch ( $V_{IN}$ - $V_{OUT}$ ) and the magnitude of the output current in current-limit mode ( $I_{ACL}$ ):

$$PD = (V_{IN}-V_{OUT}) \times I_{ACL} \text{ or}$$

$$PD = (V_{IN} - (R_{LOAD} \times I_{ACL})) \times I_{ACL}$$

where:

PD = Power dissipation, in Watts (W)  $V_{IN}$  = Input Voltage, in Volts (V)  $R_{LOAD}$  = Load Resistance, in Ohms ( $\Omega$ )  $I_{ACL}$  = Output limited current, in Amps (A)  $V_{OUT}$  =  $R_{LOAD}$  x  $I_{ACL}$ 



#### **Layout Guidelines:**

- 1. Since the VIN and VOUT pins dissipate most of the heat generated during high-load current operation, it is highly recommended to make power traces as short, direct, and wide as possible. A good practice is to make power traces with <u>absolute minimum widths</u> of 15 mils (0.381 mm) per Ampere. A representative layout, shown in Figure 43, illustrates proper techniques for heat to transfer as efficiently as possible out of the device;
- 2. To minimize the effects of parasitic trace inductance on normal operation, it is recommended to connect input  $C_{IN}$  and output  $C_{IOAD}$  low-ESR capacitors as close as possible to the SLG59H1019V's VIN and VOUT pins;
- 3. The GND pin should be connected to system analog or power ground plane.
- 4. 2 oz. copper is recommended for high current operation.

#### **SLG59H1019V Evaluation Board:**

A HFET1 Evaluation Board for SLG59H1019V is designed according to the statements above and is illustrated on Figure 43. Please note that evaluation board has D\_Sense and S\_Sense pads. They cannot carry high currents and dedicated only for RDS<sub>ON</sub> evaluation.



Figure 43. SLG59H1019V Evaluation Board





Figure 44. SLG59H1019V Evaluation Board Connection Circuit

#### **Basic Test Setup and Connections**



Figure 45. SLG59H1019V Evaluation Board Connection Circuit

#### **EVB** Configuration

- 1. Set SEL0 to GND and leave SEL1 floating;
- 2. Connect oscilloscope probes to D/VIN, S/VOUT, ON, etc.;
- 3. Turn on Power Supply and set desired  $V_{\text{IN}}$  from 4.5 V ... 25.2 V;
- 4. Toggle the ON signal High or Low to observe SLG59H1019V operation.



### **Package Top Marking System Definition**



1019V - Part ID Field WW - Date Code Field<sup>1</sup> NNN - Lot Traceability Code Field<sup>1</sup> A - Assembly Site Code Field<sup>2</sup> RR - Part Revision Code Field<sup>2</sup>

Note 1: Each character in code field can be alphanumeric A-Z and 0-9

Note 2: Character in code field can be alphabetic A-Z



## **Package Drawing and Dimensions**

## 18 Lead TQFN Package 1.6 x 3 mm (Fused Lead) JEDEC MO-220, Variation WCEE



## Unit: mm

| Symbol | Min   | Nom.     | Max    | Symbol | Min  | Nom. | Max  |
|--------|-------|----------|--------|--------|------|------|------|
| Α      | 0.50  | 0.55     | 0.60   | D      | 2.95 | 3.00 | 3.05 |
| A1     | 0.005 | -        | 0.05   | E      | 1.55 | 1.60 | 1.65 |
| A2     | 0.10  | 0.15     | 0.20   | L      | 0.25 | 0.30 | 0.35 |
| b      | 0.13  | 0.18     | 0.23   | L1     | 0.64 | 0.69 | 0.74 |
| е      | (     | 0.40 BSC | ,<br>, | L2     | 0.15 | 0.20 | 0.25 |
| L3     | 2.34  | 2.39     | 2.44   | L4     | 0.13 | 0.18 | 0.23 |



## SLG59H1019V 18-pin STQFN PCB Landing Pattern



Note: All dimensions shown in micrometers (µm)



## **Tape and Reel Specifications**

| Dookogo                       | # of | Nominal              | Max      | Units   | Reel &           | Leade   | r (min) Traile |         | (min)          | Tape          | Part          |
|-------------------------------|------|----------------------|----------|---------|------------------|---------|----------------|---------|----------------|---------------|---------------|
| Package<br>Type               | Pins | Package Size<br>[mm] | per Reel | per Box | Hub Size<br>[mm] | Pockets | Length<br>[mm] | Pockets | Length<br>[mm] | Width<br>[mm] | Pitch<br>[mm] |
| STQFN<br>18L 0.4P<br>FC Green | 18   | 1.6 x 3 x 0.55       | 3,000    | 3,000   | 178 / 60         | 100     | 400            | 100     | 400            | 8             | 4             |

#### **Carrier Tape Drawing and Dimensions**

| Package<br>Type               | PocketBTM<br>Length | PocketBTM<br>Width | Pocket<br>Depth | Index Hole<br>Pitch | Pocket<br>Pitch | Index Hole<br>Diameter | Index Hole<br>to Tape<br>Edge | Index Hole<br>to Pocket<br>Center | Tape Width |
|-------------------------------|---------------------|--------------------|-----------------|---------------------|-----------------|------------------------|-------------------------------|-----------------------------------|------------|
|                               | Α0                  | В0                 | K0              | P0                  | P1              | D0                     | E                             | F                                 | W          |
| STQFN 18L<br>0.4P FC<br>Green | 1.78                | 3.18               | 0.76            | 4                   | 4               | 1.5                    | 1.75                          | 3.5                               | 8          |



#### **Recommended Reflow Soldering Profile**

Please see IPC/JEDEC J-STD-020: latest revision for reflow profile based on package volume of 2.64 mm<sup>3</sup> (nominal). More information can be found at www.jedec.org.

## **SLG59H1019V**



A 13 m $\Omega$ , 5 A, Integrated Power Switch with Soft-start, Protection Features, and MOSFET Current Monitor Output

## **Revision History**

| Date       | Version | Change                                                                        |
|------------|---------|-------------------------------------------------------------------------------|
| 10/17/2019 | 1.03    | Updated Applications Info SOA Description Updated HFET Evaluation Board image |
| 12/19/2018 | 1.02    | Updated Charts<br>Added Layout Guidelines<br>Fixed typos                      |
| 7/19/2018  | 1.01    | Updated style and formatting                                                  |
| 12/15/2017 | 1.00    | Production Release                                                            |