## ACPL-P456/W456 # Intelligent Power Module and Gate Drive Interface Optocouplers # **Data Sheet** ## **Description** The ACPL-P456 and ACPL-W456 contain a GaAsP LED optically coupled to an integrated high gain photo detector. Minimized propagation delay difference between devices make these optocouplers excellent solutions for improving inverter efficiency through reduced switching dead time. Specifications and performance plots are given for typical IPM applications. #### **Functional Diagram** Note: A 0.1 µF bypass capacitor must be connected between pins 4 and 6. #### **Truth Table** | LED | V <sub>0</sub> | |-----|----------------| | ON | LOW | | OFF | HIGH | ## **Features** - Performance Specified for Common IPM Applications Over Industrial Temperature Range. - Short Maximum Propagation Delays - Minimized Pulse Width Distortion (PWD) - Very High Common Mode Rejection (CMR) - High CTR. - Available in Stretched SO-6 package with 8 mm creepage and clearance. - Safety Approval: UL Recognized with 3750 $V_{rms}$ for 1 minute (5000 Vrms for 1 minute for Option 020 devices) per UL1577. CSA Approved. IEC/EN/DIN EN 60747-5-2 Approved with $V_{IORM}=1140$ Vpeak (ACPL-W456) and $V_{IORM}=891$ Vpeak (ACPL-P456) for Option 060. #### Specifications - Wide operating temperature range: -40°C to 100°C. - Maximum propagation delay t<sub>PHL</sub> = 400 ns, t<sub>PLH</sub> = 490 ns - Maximum Pulse Width Distortion (PWD) = 450 ns. - 15 kV/μs minimum common mode rejection (CMR) at V<sub>CM</sub> = 1500 V. - CTR > 44% at I<sub>F</sub> = 10 mA #### **Applications** - IPM Isolation - Isolated IGBT/MOSFET Gate Drive - AC and Brushless DC Motor Drives - Industrial Inverters **CAUTION:** It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD. ## **Ordering Information** ACPL-P456 and ACPL-W456 are UL Recognized with 3750 Vrms for 1 minute per UL1577 and are approved under CSA Component Acceptance Notice #5, File CA 88324. | | Option | | | | UL 1577 | | | |-------------|----------------|-----------|------------------|----------------|--------------------------------|----------------------------|---------------| | Part number | RoHS Compliant | Package | Surface<br>Mount | Tape<br>& Reel | 5000 VRMS / 1<br>Minute Rating | IEC/EN/DIN EN<br>60747-5-2 | Quantity | | | -000E | | Х | | | | 100 per tube | | | -500E | | Х | Х | | | 1000 per reel | | ACPL-P456 | -020E | Stretched | X | | Х | | 100 per reel | | ACPL-W456 | -520E | SO-6 | Х | Х | Х | | 1000 per reel | | | -060E | | Х | | | Х | 100 per tube | | | -560E | | X | Х | | Х | 1000 per reel | To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry. #### Example 1: ACPL-P456-560E to order product of Stretched SO-6 package in Tape and Reel packaging with IEC/EN/DIN EN 60747-5-2 Safety Approval in RoHS compliant. ## Example 2: ACPL-P456-000E to order product of Stretched SO-6 package in tube packaging and RoHS compliant. Option datasheets are available. Contact your Avago sales representative or authorized distributor for information. ## **Package Outline Drawings** [.008±.004] ## ACPL-W456 Stretched SO-6 Package, 8 mm clearance # **Recommended Solder Reflow Temperature Profile** Note: Non-halide flux should be used. ## **Recommended Pb-Free IR Profile** Note: Non-halide flux should be used. ## **Regulatory Information** The ACPL-P456 and ACPL-W456 are approved by the following organizations: ## IEC/EN/DIN EN 60747-5-2 (Option 060 only) Approval under: IEC 60747-5-2 :1997 + A1:2002 EN 60747-5-2:2001 + A1:2002 DIN EN 60747-5-2 (VDE 0884 Teil 2):2003-01 #### UL Approval under UL 1577, component recognition program up to $V_{ISO} = 3750 V_{RMS}$ . File E55361. #### CSA Approval under CSA Component Acceptance Notice #5, File CA 88324. Table 1. IEC/EN/DIN EN 60747-5-2 Insulation Characteristics\* (ACPL-P456/W456 Option 060) | Symbol | ACPL-W456 | ACPL-P456 | Unit | |-------------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------|-------------------| | | | | - | | | I – IV | I – IV | | | | I – IV | I – IV | | | | I – III | I – III | | | | I – III | I – III | | | | I – II | | | | | 55/100/21 | 55/100/21 | | | | 2 | 2 | | | V <sub>IORM</sub> | 1140 | 891 | V <sub>peak</sub> | | Vpr | 2137 | 1670 | $V_{peak}$ | | 110 | | | рсик | | | | | | | $V_{PR}$ | 1710 | 1336 | $V_{peak}$ | | V <sub>IOTM</sub> | 6000 | 6000 | $V_{peak}$ | | | | | | | | | | | | $T_S$ | 175 | 175 | °C | | I <sub>S, INPUT</sub> | 230 | 230 | mA | | P <sub>S</sub> , OUTPUT | 600 | 600 | mW | | Rs | >109 | >109 | Ω | | | V <sub>IORM</sub> V <sub>PR</sub> V <sub>IOTM</sub> T <sub>S</sub> I <sub>S</sub> , INPUT PS, OUTPUT | V I – IV I – IV I – III I – III I – III I – III | I - IV | <sup>\*</sup> Refer to the optocoupler section of the Isolation and Control Components Designer's Catalog, under Product Safety Regulations section, (IEC/EN/DIN EN 60747-5-2) for a detailed description of Method a and Method b partial discharge test profiles. **Table 2. Insulation and Safety Related Specifications** | Parameter | Symbol | ACPL-P456 | ACPL-W456 | Units | Conditions | |------------------------------------------------------|--------|-----------|-----------|-------|------------------------------------------------------------------------------------------------------------------------------------| | Minimum External Air Gap<br>(External Clearance) | L(101) | 7.0 | 8.0 | mm | Measured from input terminals to output terminals, shortest distance through air. | | Minimum External Tracking (External Creepage) | L(102) | 8.0 | 8.0 | mm | Measured from input terminals to output terminals, shortest distance path along body. | | Minimum Internal Plastic Gap<br>(Internal Clearance) | | 0.08 | 0.08 | mm | Through insulation distance conductor to conductor, usually the straight line distance thickness between the emitter and detector. | | Minimum Internal Tracking<br>(Internal Creepage) | | NA | NA | mm | Measured from input terminals to output terminals, along internal cavity. | | Tracking Resistance<br>(Comparative Tracking Index) | CTI | >175 | >175 | V | DIN IEC 112/VDE 0303 Part 1 | | Isolation Group | | Illa | Illa | | Material Group (DIN VDE 0110, 1/89, Table 1) | **Table 3. Absolute Maximum Ratings** | Parameter | Symbol | Min. | Max. | Units | Note | |--------------------------------------------------------------|----------------------|----------|------------|-------|------| | Storage Temperature | $T_S$ | -55 | 125 | °C | | | Operating Temperature | T <sub>A</sub> | -40 | 100 | °C | | | Average Input Current | $I_{F(avg)}$ | | 25 | mA | 1 | | Peak Input Current<br>(50% duty cycle, <1 ms pulse width) | $I_{F(peak)}$ | | 50 | mA | 2 | | Peak Transient Input Current<br>(<1 µs pulse width, 300 pps) | I <sub>F(tran)</sub> | | 1.0 | А | | | Reverse Input Voltage (Pin 3-1) | V <sub>R</sub> | | 5 | V | | | Average Output Current (Pin 5) | I <sub>O(avg)</sub> | | 15 | mA | | | Output Voltage (Pin 5-4) | V <sub>O</sub> | -0.5 | 30 | | | | Supply Voltage (Pin 6-4) | V <sub>CC</sub> | -0.5 | 30 | | | | Output Power Dissipation | Po | | 100 | mW | 3 | | Total Power Dissipation | P <sub>T</sub> | | 145 | mW | 4 | | Infrared and Vapor Phase Reflow Temperature | See Reflo | w Therma | l Profile. | | | **Table 4. Recommended Operating Conditions** | Parameter | Symbol | Min. | Max. | Units | Note | |-----------------------|---------------------|------|------|-------|------| | Power Supply Voltage | $V_{CC}$ | 4.5 | 30 | V | | | Output Voltage | Vo | 0 | 30 | V | | | Input Current (ON) | I <sub>F(on)</sub> | 10 | 20 | mA | | | Input Voltage (OFF) | V <sub>F(off)</sub> | -5 | 0.8 | V | | | Operating Temperature | T <sub>A</sub> | -40 | 100 | °C | | ## **Table 5. Electrical Specifications** Over recommended operating conditions unless otherwise specified: $T_A = -40^{\circ}\text{C}$ to $+100^{\circ}\text{C}$ , $V_{CC} = +4.5 \text{ V}$ to 30 V, $I_{F(on)} = 10 \text{ mA}$ to 20 mA, $V_{F(off)} = -5 \text{ V}$ to 0.8 V | Parameter | Symbol | Min. | Typ.* | Max. | Units | Test Conditions | Fig. | Note | |--------------------------------------------|-------------------------|------|-------|------|-------|-----------------------------------------------|------|------| | Current Transfer Ratio | CTR | 44 | 90 | | % | $I_F = 10 \text{ mA}, V_O = 0.6 \text{ V}$ | | 5 | | Low Level Output Current | l <sub>OL</sub> | 4.4 | 9.0 | | mA | $I_F = 10 \text{ mA}, V_O = 0.6 \text{ V}$ | 1, 2 | | | Low Level Output Voltage | V <sub>OL</sub> | | 0.3 | 0.6 | V | I <sub>O</sub> = 2.4 mA | | | | Input Threshold Current | I <sub>TH</sub> | | 1.5 | 5.0 | mA | $V_O = 0.8 \text{ V, } I_O = 0.75 \text{ mA}$ | 1 | 9 | | High Level Output Current | I <sub>OH</sub> | | 5 | 50 | μΑ | $V_F = 0.8 V$ | 3 | | | High Level Supply Current | I <sub>CCH</sub> | | 0.6 | 1.3 | mA | $V_F = 0.8 \text{ V}, V_O = \text{Open}$ | | 9 | | Low Level Supply Current | I <sub>CCL</sub> | | 0.6 | 1.3 | mA | $I_F = 10 \text{ mA}, V_O = \text{Open}$ | | 9 | | Input Forward Voltage | V <sub>F</sub> | | 1.5 | 1.8 | V | I <sub>F</sub> = 10 mA | 4 | | | Temperature Coefficient of Forward Voltage | $\Delta V_F/\Delta T_A$ | | -1.6 | | mV/°C | I <sub>F</sub> = 10 mA | | | | Input Reverse Breakdown Voltage | BV <sub>R</sub> | 5 | | | V | $I_R = 10 \mu A$ | | | | Input Capacitance | C <sub>IN</sub> | | 60 | | рF | $f = 1 MHz, V_F = 0 V$ | | | <sup>\*</sup>All typical values at 25°C, $V_{CC} = 15 \text{ V}$ . ## Table 6. Switching Specifications ( $R_L = 20 \text{ k}\Omega$ ) Over recommended operating conditions unless otherwise specified. $T_A = -40^{\circ}\text{C}$ to $+100^{\circ}\text{C}$ , $V_{CC} = +4.5 \text{ V}$ to 30 V, $I_{F(on)} = 10 \text{ mA}$ to 20 mA, $V_{F(off)} = -5 \text{ V}$ to 0.8 V | Parameter | Symbol | Min. | Тур. | Max. | Units | Test Condition | ons | Fig. | Note | |-----------------------------------------------------|------------------------------------|------|------|------|-------|-------------------------------------------------|---------------------------------------------------------------|----------|------| | Propagation Delay Time<br>to Low Output Level | t <sub>PHL</sub> | 30 | 200 | 400 | ns | C <sub>L</sub> = 100<br>pF | $I_{F(on)} = 10 \text{ mA},$<br>$V_{F(off)} = 0.8 \text{ V},$ | 5, 7 -11 | 8, 9 | | | | | 100 | | ns | $C_{L} = 10 \text{ pF}$ | $V_{CC} = 15.0 \text{ V},$<br>- $V_{THLH} = 2.0 \text{ V},$ | | | | Propagation Delay Time<br>to High Output Level | t <sub>PLH</sub> | 270 | 400 | 550 | ns | C <sub>L</sub> = 100<br>pF | $V_{THHL} = 2.5 V$ , $V_{THHL} = 1.5 V$ | | | | | | | 130 | | ns | $C_{L} = 10 \text{ pF}$ | - | | | | Pulse Width Distortion | PWD | | 200 | 450 | ns | C <sub>L</sub> = 100<br>pF | - | | 13 | | Propagation Delay Difference<br>Between Any 2 Parts | t <sub>PLH</sub> -t <sub>PHL</sub> | -150 | 200 | 450 | ns | | - | | 10 | | Output High Level Common<br>Mode Transient Immunity | CM <sub>H</sub> | 15 | 30 | | kV/μs | $I_F = 0 \text{ mA},$<br>$V_O > 3.0 \text{ V}$ | $V_{CC} = 15.0 \text{ V},$<br>$C_L = 100 \text{ pF},$ | 6 | 11 | | Output Low Level Common<br>Mode Transient Immunity | CM <sub>L</sub> | 15 | 30 | | kV/μs | $I_F = 10 \text{ mA},$<br>$V_O < 1.0 \text{ V}$ | $V_{CM} = 1500 V_{P-P},$<br>$T_A = 25^{\circ}C$ | | 12 | <sup>\*</sup>All typical values at 25°C, $V_{CC} = 15 \text{ V}$ . ## **Table 7. Package Characteristics** | Parameter | Symbol | Min. | Тур. | Max. | Units | Test Conditions | Fig. | Note | |--------------------------|------------------|---------|-----------|---------|-------|-------------------------|------|------| | Input-Output Momentary | $V_{ISO}$ | 3750 | | | Vrms | RH < 50%, $t = 1 min$ , | | 6, 7 | | Withstand Voltage | | 5000 (F | or Option | on 020) | | $T_A = 25^{\circ}C$ | | | | Input-Output Resistance | $R_{I-O}$ | | 1012 | | Ω | $V_{I-O} = 500 Vdc$ | | 6 | | Input-Output Capacitance | C <sub>I-O</sub> | | 0.6 | | рF | Freq=1 MHz | | 6 | #### Notes - 1. Derate linearly above 90°C free-air temperature at a rate of 0.8 mA/°C. - 2. Derate linearly above 90°C free-air temperature at a rate of 1.6 mA/°C. - 3. Derate linearly above 90°C free-air temperature at a rate of 3.0 mW/°C. - 4. Derate linearly above 90°C free-air temperature at a rate of 4.2 mW/°C. - 5. CURRENT TRANSFER RATIO in percent is defined as the ratio of output collector current (I<sub>O</sub>) to the forward LED input current (I<sub>F</sub>) times 100. - 6. Device considered a two-terminal device: Pins 1 and 3 shorted together and Pins 4, 5 and 6 shorted together. - 7. In accordance with UL1577, each optocoupler is proof tested by applying an insulation test voltage $\geq$ 4500 $V_{RMS}$ for 1 second (leakage detection current limit, $I_{I-O} \leq 5~\mu A$ ); each optocoupler with option 020 is proof tested by applying an insulation test voltage $\geq$ 6000 $V_{RMS}$ for 1 second (leakage detection current limit, $I_{I-O} \leq 5~\mu A$ ). - 8. Pulse: f = 20 kHz, Duty Cycle = 10%. - 9. Use of a 0.1 µF bypass capacitor connected between pins 4 and 6 can improve performance by filtering power supply line noise. - 10. The difference between t<sub>PLH</sub> and t<sub>PHL</sub> between any two parts under the same test condition. (See IPM Dead Time and Propagation Delay Specifications section.) - 11. Common mode transient immunity in a Logic High level is the maximum tolerable $dV_{CM}/dt$ of the common mode pulse, $V_{CM}$ , to assure that the output will remain in a Logic High state (i.e., $V_O > 3.0 \, V$ ). - 12. Common mode transient immunity in a Logic Low level is the maximum tolerable $dV_{CM}/dt$ of the common mode pulse, $V_{CM}$ , to assure that the output will remain in a Logic Low state (i.e., $V_O < 1.0 \text{ V}$ ). - 13. Pulse Width Distortion (PWD) is defined as $|t_{PHL} t_{PLH}|$ for any given device. Figure 1. Typical Transfer Characteristics. Figure 2. Normalized Output Current vs. Temperature. Figure 3. High Level Output Current vs. Temperature. Figure 4. Input Current vs. Forward Voltage. Figure 5. Propagation Delay Test Circuit. Figure 6. CMR Test Circuit and Waveforms. $\begin{array}{c} \text{800} \\ \text{I}_{F} = 10 \text{ mA} \\ \text{V}_{CC} = 15 \text{ V} \\ \text{C}_{L} = 100 \text{ pF} \\ \text{T}_{A} = 25 \text{ C} \\ \\ \text{0} \\ \text{10} \\ \text{200} \\ \\ \text{RL} - \text{LOAD RESISTANCE} - \text{k}\Omega \\ \end{array}$ Figure 7. Propagation Delay with External 20 $k\Omega$ RL vs. Temperature. Figure 8. Propagation Delay vs. Load Resistance. Figure 9. Propagation Delay vs. Load Capacitance. Figure 10. Propagation Delay vs. Supply Voltage. Figure 11. Propagation Delay vs. Input Current. ## **Applications Information** # LED Drive Circuit Considerations For Ultra High CMR Performance Without a detector shield, the dominant cause of optocoupler CMR failure is capacitive coupling from the input side of the optocoupler, through the package, to the detector IC as shown in Figure 13. The ACPL-P456/W456 improve CMR performance by using a detector IC with an optically transparent Faraday shield, which diverts the capacitively coupled current away from the sensitive IC circuitry. However, this shield does not eliminate the capacitive coupling between the LED and the optocoupler output pin and output ground as shown in Figure 14. This capacitive coupling causes perturbations in the LED current during common mode transients and becomes the major source of CMR failures for a shielded optocoupler. The main design objective of a high CMR LED drive circuit becomes keeping the LED in the proper state (on or off) during common mode transients. For example, the recommended application circuit (Figure 12), can achieve 15 kV/µs CMR while minimizing component complexity. Note that a CMOS gate is recommended in Figure 12 to keep the LED off when the gate is in the high state. Figure 12. Recommended LED Drive Circuit. Figure 13. Optocoupler Input to Output Capacitance Model for Unshielded Optocouplers. Another cause of CMR failure for a shielded optocoupler is direct coupling to the optocoupler output pins through $C_{LEDO1}$ in Figure 14. Many factors influence the effect and magnitude of the direct coupling including: the position of the LED current setting resistor and the value of the capacitor at the optocoupler output $(C_1)$ . Figure 14. Optocoupler Input to Output Capacitance Model for Shielded Optocouplers. #### CMR With The LED On (CMR<sub>L</sub>) A high CMR LED drive circuit must keep the LED on during common mode transients. This is achieved by overdriving the LED current beyond the input threshold so that it is not pulled below the threshold during a transient. The recommended minimum LED current of 10 mA provides adequate margin over the maximum I<sub>TH</sub> of 4.0 mA (see Figure 1) to achieve 15 kV/µs CMR. The placement of the LED current setting resistor effects the ability of the drive circuit to keep the LED on during transients and interacts with the direct coupling to the optocoupler output. For example, the LED resistor in Figure 15 is connected to the anode. Figure 16 shows the AC equivalent circuit for Figure 15 during common mode transients. During a +dV<sub>CM</sub>/dt in Figure 16, the current available at the LED anode (Itotal) is limited by the series resistor. The LED current (I<sub>F</sub>) is reduced from its DC value by an amount equal to the current that flows through CLEDP and CLEDO1. The situation is made worse because the current through C<sub>LEDO1</sub> has the effect of trying to pull the output high (toward a CMR failure) at the same time the LED current is being reduced. For this reason, the recommended LED drive circuit (Figure 12) places the current setting resistor in series with the LED cathode. Figure 17 is the AC equivalent circuit for Figure 12 during common mode transients. In this case, the LED current is not reduced during a +dV<sub>CM</sub>/dt transient because the current flowing through the package capacitance is supplied by the power supply. During a -dV<sub>CM</sub>/ dt transient, however, the LED current is reduced by the amount of current flowing through C<sub>LFDN</sub>. But, better CMR performance is achieved since the current flowing in C<sub>LEDO1</sub> during a negative transient acts to keep the output low. Figure 15. LED Drive Circuit with Resistor Connected to LED Anode (Not Recommended). Figure 16. AC Equivalent Circuit for Figure 15 during Common Mode Transients. Figure 17. AC Equivalent Circuit for Figure 12 during Common Mode Transients. #### CMR With The LED Off (CMR<sub>H</sub>) A high CMR LED drive circuit must keep the LED off (V<sub>F</sub> $\leq$ V<sub>F(OFF)</sub>) during common mode transients. For example, during a +dV<sub>CM</sub>/dt transient in Figure 17, the current flowing through CLEDN is supplied by the parallel combination of the LED and series resistor. As long as the voltage developed across the resistor is less than V<sub>F(OFF)</sub> the LED will remain off and no common mode failure will occur. Even if the LED momentarily turns on, the 100 pF capacitor from pins 5-4 will keep the output from dipping below the threshold. The recommended LED drive circuit (Figure 12) provides about 10 V of margin between the lowest optocoupler output voltage and a 3 V IPM threshold during a 15kV/ $\mu$ s transient with $V_{CM} = 1500 \text{ V}$ . Additional margin can be obtained by adding a diode in parallel with the resistor, as shown by the dashed line connection in Figure 17, to clamp the voltage across the LED below $V_{F(OFF)}$ . Since the open collector drive circuit, shown in Figure 18, cannot keep the LED off during a $+dV_{CM}/dt$ transient, it is not desirable for applications requiring ultra high CMR<sub>H</sub> performance. Figure 19 is the AC equivalent circuit for Figure 18 during common mode transients. Essentially all the current flowing through $C_{LEDN}$ during a $+dV_{CM}/dt$ transient must be supplied by the LED. CMR<sub>H</sub> failures can occur at dv/dt rates where the current through the LED and $C_{LEDN}$ exceeds the input threshold. Figure 20 is an alternative drive circuit which does achieve ultra high CMR performance by shunting the LED in the off state. Figure 18. Not Recommended Open Collector LED Drive Circuit. Figure 19. AC Equivalent Circuit for Figure 18 during Common Mode Transients. Figure 20. Recommended LED Drive Circuit for Ultra High CMR. ## IPM Dead Time and Propagation Delay Specifications The ACPL-P456/W456 includes a Propagation Delay Difference specification intended to help designers minimize "dead time" in their power inverter designs. Dead time is the time period during which both the high and low side power transistors (Q1 and Q2 in Figure 21) are off. Any overlap in Q1 and Q2 conduction will result in large currents flowing through the power devices between the high and low voltage motor rails. To minimize dead time the designer must consider the propagation delay characteristics of the optocoupler as well as the characteristics of the IPM IGBT gate drive circuit. Considering only the delay characteristics of the optocoupler (the characteristics of the IPM IGBT gate drive circuit can be analyzed in the same way) it is important to know the minimum and maximum turn on (t<sub>PHL</sub>) and turn-off (t<sub>PLH</sub>) propagation delay specifications, preferably over the desired operating temperature range. The limiting case of zero dead time occurs when the input to Q1 turns off at the same time that the input to Q2 turns on. This case determines the minimum delay between LED1 turn-off and LED2 turn-on, which is related to the worst case optocoupler propagation delay waveforms, as shown in Figure 22. A minimum dead time of zero is achieved in Figure 22 when the signal to turn on LED2 is delayed by (tplh max - tphl min) from the LED1 turn off. Note that the propagation delays used to calculate PDD are taken at equal temperatures since the optocouplers under consideration are typically mounted in close proximity to each other. (Specifically, previous equation are not the same as the t<sub>PLH</sub> max and t<sub>PHL</sub> min, over the full operating temperature range, specified in the data sheet.) This delay is the maximum value for the propagation delay difference specification which is specified at 450 ns for the ACPL-P456/W456 over an operating temperature range of -40°C to 100°C. Delaying the LED signal by the maximum propagation delay difference ensures that the minimum dead time is zero, but it does not tell a designer what the maximum dead time will be. The maximum dead time occurs in the highly unlikely case where one optocoupler with the fastest t<sub>PLH</sub> and another with the slowest t<sub>PHL</sub> are in the same inverter leg. The maximum dead time in this case becomes the sum of the spread in the t<sub>PLH</sub> and t<sub>PHL</sub> propagation delays as shown in Figure 23. The maximum dead time is also equivalent to the difference between the maximum and minimum propagation delay difference specifications. The maximum dead time (due to the optocouplers) for the ACPL-P456/W456 are 600 ns (= 450 ns - (-150 ns)) over an operating temperature range of 40°C to 100°C. Figure 21. Typical Application Circuit. \*PDD = PROPAGATION DELAY DIFFERENCE NOTE: THE PROPAGATION DELAYS USED TO CALCULATE PDD ARE TAKEN AT EQUAL TEMPERATURES. Figure 22. Minimum LED Skew for Zero Dead Time. MAXIMUM DEAD TIME (DUE TO OPTOCOUPLER) - = (t<sub>PLH MAX.</sub> t<sub>PLH MIN.</sub>) + (t<sub>PHL MAX.</sub> t<sub>PHL MIN.</sub>) - = $(t_{PLH\ MAX.} t_{PHL\ MIN.}) (t_{PLH\ MIN.} t_{PHL\ MAX.})$ - = PDD\* MAX. PDD\* MIN. \*PDD = PROPAGATION DELAY DIFFERENCE NOTE: THE PROPAGATION DELAYS USED TO CALCULATE THE MAXIMUM DEAD TIME ARE TAKEN AT EQUAL TEMPERATURES. Figure 23. Waveforms for Deadtime Calculation.