## 16-Bit, 210Msps High Performance ADC #### **FEATURES** - 98dBFS SFDR - 80dBFS SNR Noise Floor - Aperture Jitter = 45fs<sub>RMS</sub> - PGA Front-End 2.4V<sub>P-P</sub> or 1.6V<sub>P-P</sub> Input Range - Optional Internal Dither - Optional Data Output Randomizer - Power Dissipation: 1280mW - Shutdown Mode - Serial SPI Port for Configuration - Clock Duty Cycle Stabilizer - 48-Lead (7mm × 7mm) QFN Package #### **APPLICATIONS** - Software Defined Radios - Military Radio and RADAR - Cellular Base Stations - Spectral Analysis - Imaging Systems - ATE and Instrumentation #### DESCRIPTION The LTC®2107 is a 16-bit, 210Msps high performance ADC. The combination of high sample rate, low noise and high linearity enable a new generation of digital radio designs. The direct sampling front-end is designed specifically for the most demanding receiver applications such as software defined radio and multi-channel GSM base stations. The AC performance includes, SNR = 80dBFS, SFDR = 98dBFS. Aperture jitter = 45fs<sub>RMS</sub> allows direct sampling of IF frequencies up to 500MHz with excellent performance. Features such as internal dither, a PGA front-end and digital output randomization help maximize performance. Modes of operation can be controlled through a 3-wire serial interface (SPI). The double data rate (DDR) low voltage differential (LVDS) digital outputs help reduce digital line count and enable space saving designs. T, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents, including 7683695, 8482442, 8648741. ## **BLOCK DIAGRAM** ## **ABSOLUTE MAXIMUM RATINGS** (Notes 1, 2) | Supply Voltage | |---------------------------------------------------------------------------------------------------------------------------------| | V <sub>DD</sub> –0.3V to 2.8V | | 0V <sub>DD</sub> 0.3V to 2V | | Analog Input Voltage | | A <sub>IN</sub> <sup>+</sup> , A <sub>IN</sub> <sup>-</sup> , ENC <sup>+</sup> , ENC <sup>-</sup> , PAR/ <del>SER</del> , SENSE | | (Note 3) $-0.3V$ to $(V_{DD} + 0.2V)$ | | Digital Input Voltage | | <del>CS</del> , SDI, SCK (Note 4)0.3V to 3.9V | | Digital Output Voltage | $0.3V$ to $(0V_{DD} + 0.3V)$ | |-----------------------------|------------------------------| | SDO (Note 4) | 0.3V to 3.9V | | Operating Temperature Range | | | LTC2107C | 0°C to 70°C | | LTC2107I | 40°C to 85°C | | Storage Temperature Range | 65°C to 150°C | | | | ## PIN CONFIGURATION ## ORDER INFORMATION | LEAD FREE FINISH | TAPE AND REEL | ID REEL PART MARKING* PACKAGE DESCRIPTION | | TEMPERATURE RANGE | |------------------|------------------|-------------------------------------------|---------------------------------|-------------------| | LTC2107CUK#PBF | LTC2107CUK#TRPBF | LTC2107UK | 48-Lead (7mm × 7mm) Plastic QFN | 0°C to 70°C | | LTC2107IUK#PBF | LTC2107IUK#TRPBF | LTC2107UK | 48-Lead (7mm × 7mm) Plastic QFN | -40°C to 85°C | Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. For more information on lead free part marking, go to: http://www.linear.com/leadfree/For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/ LINEAR TECHNOLOGY ## **CONVERTER CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 5) | PARAMETER | AMETER CONDITIONS | | MIN | TYP | MAX | UNITS | |-------------------------------|----------------------------------------------------------------------------------------------------------|---|------------|--------------|------|------------------------------------------| | Resolution (No Missing Codes) | | • | 16 | | | Bits | | Integral Linearity Error | Differential Analog Input (Note 6) | • | -4.5 | ±1.6 | 4.5 | LSB | | Differential Linearity Error | Differential Analog Input | | -1 | ±0.4 | 1.0 | LSB | | Offset Error | (Note 7) | • | <b>-</b> 5 | -0.5 | 5 | mV | | Gain Error | Internal Reference, PGA = 0<br>External Reference, PGA = 0 | • | -0.85 | ±1.5<br>-0.2 | 0.85 | %FS<br>%FS | | Offset Drift | | | | -20 | | μV/°C | | Full-Scale Drift | Internal Reference, PGA = 0<br>External Reference, PGA = 0 | | | 110<br>70 | | ppm/°C<br>ppm/°C | | Transition Noise | External Reference, PGA = 0<br>External Reference, PGA = 1 | | | 2.3<br>3.0 | | LSB <sub>RMS</sub><br>LSB <sub>RMS</sub> | | Noise Density, Input Referred | PGA = 0, Sample Rate = 210Msps, Bandwidth = 105MHz<br>PGA = 1, Sample Rate = 210Msps, Bandwidth = 105MHz | | | 8.3<br>7.2 | | nV/√Hz<br>nV/√Hz | ## **RNALOG INPUT** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 5) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---|-------|-----------------|-------|--------------------------------------| | V <sub>IN</sub> | Analog Input Range (A <sub>IN</sub> <sup>+</sup> – A <sub>IN</sub> <sup>-</sup> ) | 2.375V < V <sub>DD</sub> < 2.625V, PGA = 0<br>2.375V < V <sub>DD</sub> < 2.625V, PGA = 1 | • | | 2.4<br>1.6 | | V <sub>P-P</sub><br>V <sub>P-P</sub> | | V <sub>IN(CM)</sub> | Analog Input Common Mode (A <sub>IN</sub> <sup>+</sup> + A <sub>IN</sub> <sup>-</sup> )/2 | Differential Analog Input (Note 8) | • | 1.15 | V <sub>CM</sub> | 1.25 | V | | V <sub>SENSE</sub> | External Voltage Reference Applied to SENSE | External Reference Mode | • | 1.225 | 1.250 | 1.275 | V | | I <sub>IN1</sub> | Analog Input Leakage Current | $0.6V < A_{IN}^{+} < 1.8V,$<br>$0.6V < A_{IN}^{-} < 1.8V$ | • | -1 | | 1 | μА | | I <sub>IN2</sub> | SENSE, PAR/SER Input Leakage Current | 0 < SENSE, PAR/SER < V <sub>DD</sub> | • | -1 | | 1 | μА | | t <sub>AP</sub> | Sample-and-Hold Acquisition Delay Time | $R_S = 25\Omega$ | | | 0.5 | | ns | | t <sub>JITTER</sub> | Sample-and-Hold Acquisition Delay Jitter | (Note 11) | | | 45 | | fs <sub>RMS</sub> | | BW-3dB | Full-Power Bandwidth | $R_S = 25\Omega$ | | | 800 | | MHz | | | Over-Range Recovery Time | ±120% Full Scale (Note 10) | | | 1 | | Cycles | # **DYNAMIC ACCURACY** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25$ °C. $A_{IN} = -1 dBFS$ . (Note 5) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------|---|------|----------------------------------|-----|---------------------------------------------------------------------| | SNR | Signal-to-Noise Ratio | 5.1MHz Input (PGA = 0)<br>30.3MHz Input (PGA = 0)<br>71.1MHz Input (PGA = 0)<br>141MHz Input (PGA = 0) | • | 78 | 79.8<br>79.7<br>79.5<br>79.1 | | dBFS<br>dBFS<br>dBFS<br>dBFS | | | | 141MHz Input (PGA = 1)<br>250MHz Input (PGA = 0)<br>250MHz Input (PGA = 1) | • | 75.2 | 77.0<br>78.2<br>76.4 | | dBFS<br>dBFS<br>dBFS | | SFDR | Spurious Free Dynamic Range<br>2nd Harmonic | 5.1MHz Input (PGA = 0)<br>30.3MHz Input (PGA = 0)<br>71.1MHz Input (PGA = 0)<br>141MHz Input (PGA = 0) | • | 84 | 104.3<br>96.8<br>87<br>87.5 | | dBFS<br>dBFS<br>dBFS<br>dBFS | | | | 141MHz Input (PGA = 1)<br>250MHz Input (PGA = 0)<br>250MHz Input (PGA = 1) | • | 84 | 95.5<br>85.8<br>89.3 | | dBFS<br>dBFS<br>dBFS | | | Spurious Free Dynamic Range<br>3rd Harmonic | 5.1MHz Input (PGA = 0)<br>30.3MHz Input (PGA = 0)<br>71.1MHz Input (PGA = 0)<br>141MHz Input (PGA = 0) | • | 86 | 98<br>96.8<br>87<br>93.3 | | dBFS<br>dBFS<br>dBFS<br>dBFS | | | | 141MHz Input (PGA = 1)<br>250MHz Input (PGA = 0)<br>250MHz Input (PGA = 1) | • | 86 | 100<br>80.4<br>83.5 | | dBFS<br>dBFS<br>dBFS | | | Spurious Free Dynamic Range<br>4th Harmonic or Higher | 5.1MHz Input (PGA = 0)<br>30.3MHz Input (PGA = 0)<br>71.1MHz Input (PGA = 0)<br>141MHz Input (PGA = 0) | • | 93 | 100.8<br>101.6<br>100.7<br>105 | | dBFS<br>dBFS<br>dBFS<br>dBFS | | | | 141MHz Input (PGA = 1)<br>250MHz Input (PGA = 0)<br>250MHz Input (PGA = 1) | • | 91 | 96.4<br>95.7<br>96.3 | | dBFS<br>dBFS<br>dBFS | | S/(N+D) | Signal-to-Noise Plus Distortion Ratio | 5.1MHz Input (PGA = 0)<br>30.3MHz Input (PGA = 0)<br>71.1MHz Input (PGA = 0)<br>141MHz Input (PGA = 0) | • | 77 | 79.4<br>79.5<br>78.4<br>78.7 | | dBFS<br>dBFS<br>dBFS<br>dBFS | | | | 141MHz Input (PGA = 1)<br>250MHz Input (PGA = 0)<br>250MHz Input (PGA = 1) | • | 74 | 76.7<br>76.7<br>76.0 | | dBFS<br>dBFS<br>dBFS | | SFDR | Spurious Free Dynamic Range at –25dBFS Dither "Off" | 5.1MHz Input (PGA = 0)<br>30.3MHz Input (PGA = 0)<br>71.1MHz Input (PGA = 0)<br>141MHz Input (PGA = 0) | • | 95 | 100.4<br>107.4<br>106.6<br>108.3 | | dBFS<br>dBFS<br>dBFS<br>dBFS | | | | 141MHz Input (PGA = 1)<br>250MHz Input (PGA = 0)<br>250MHz Input (PGA = 1) | | | 106.7<br>106.7<br>106.7 | | dBFS<br>dBFS<br>dBFS | | | Spurious Free Dynamic Range at -25dBFS Dither "On" | 5.1MHz Input (PGA = 0)<br>30.3MHz Input (PGA = 0)<br>71.1MHz Input (PGA = 0)<br>141MHz Input (PGA = 0) | • | 103 | 126<br>124<br>119<br>119 | | dBFS<br>dBFS<br>dBFS<br>dBFS | | | | 141MHz Input (PGA = 1)<br>250MHz Input (PGA = 0)<br>250MHz Input (PGA = 1) | | | 122.3<br>124.4<br>124.6 | | dBFS<br>dBFS<br>dBFS | | SNRD | SNR Density | Sample Rate = 210Msps, PGA = 0<br>Sample Rate = 210Msps, PGA = 1 | | | 160.2<br>157.9 | | $\frac{\text{dBFS}/\sqrt{\text{Hz}}}{\text{dBFS}/\sqrt{\text{Hz}}}$ | # **V<sub>CM</sub> OUTPUT** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}$ C. (Note 5) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------|-----------------------------------|------|------|------|--------| | V <sub>CM</sub> Output Voltage | I <sub>OUT</sub> = 0 | 1.17 | 1.20 | 1.23 | V | | V <sub>CM</sub> Output Temperature Drift | | | 18 | | ppm/°C | | V <sub>CM</sub> Output Resistance | -1mA < I <sub>OUT</sub> < 1mA | | 0.35 | | Ω | | V <sub>CM</sub> Line Regulation | 2.375V < V <sub>DD</sub> < 2.625V | | 0.8 | | mV/V | ## **DIGITAL INPUTS AND OUTPUTS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 5) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------------|-------------------------------------------|----------------------------------------------------------------------------------------|---|--------------|----------------|----------------|----------| | Encode Inp | outs (ENC+, ENC <sup>-</sup> ) | | | | | | | | $\overline{V_{\text{ID}}}$ | Differential Input Voltage | (Note 8) | • | 0.2 | 2 | | V | | V <sub>ICM</sub> | Common Mode Input Voltage | Internally Set<br>Externally Set (Note 8) | | 1.1 | 1.2 | 1.5 | V | | $\overline{V_{IN}}$ | Input Voltage Range | ENC+, ENC- to GND | • | 0 | | 2.5 | V | | R <sub>IN</sub> | Input Resistance | (See Figure 8) | | | 5 | | kΩ | | R <sub>TERM</sub> | Optional Encode Termination | Encode Termination Enabled (See Figure 8) | | | 107 | | Ω | | C <sub>IN</sub> | Input Capacitance | Between ENC <sup>+</sup> and ENC <sup>-</sup> (Note 8) | | | 3 | | pF | | Digital Inp | uts (CS, SDI, SCK, SHDN) | | | | | | | | $V_{IH}$ | High Level Input Voltage | V <sub>DD</sub> = 2.5V | • | 1.2 | | | V | | $\overline{V_{IL}}$ | Low Level Input Voltage | V <sub>DD</sub> = 2.5V | • | | | 0.6 | V | | I <sub>IN</sub> | Input Current | V <sub>IN</sub> = 0V to 3.6V | • | -10 | | 10 | μА | | C <sub>IN</sub> | Input Capacitance | (Note 8) | | | 2 | | pF | | SDO Outpu | ıt (Open-Drain Output. Requires 2kΩ Pull- | Up Resistor if SDO Is Used) | | | | | | | $R_{0L}$ | Logic Low Output Resistance to GND | V <sub>DD</sub> = 2.5V, SDO = 0V | | | 260 | | Ω | | I <sub>OH</sub> | Logic High Output Leakage Current | SDO = 0V to 3.6V | • | -10 | | 10 | μА | | C <sub>OUT</sub> | Output Capacitance | (Note 8) | | | 2 | | pF | | Digital Dat | a Outputs (CMOS Mode) | | | | | | | | $\overline{V_{OH}}$ | High Level Output Voltage | I <sub>0</sub> = -500μA | • | 1.7 | 1.790 | | V | | $\overline{V_{0L}}$ | Low Level Output Voltage | Ι <sub>0</sub> = 500μΑ | • | | 0.010 | 0.050 | V | | Digital Dat | a Outputs (LVDS Mode) | | | | | | | | V <sub>OD</sub> | Differential Output Voltage | 100 $\Omega$ Differential Load, 3.5mA Mode 100 $\Omega$ Differential Load, 1.75mA Mode | • | 247<br>125 | 350<br>175 | 454<br>250 | mV<br>mV | | V <sub>OS</sub> | Common Mode Output Voltage | $100\Omega$ Differential Load, 3.5mA Mode $100\Omega$ Differential Load, 1.75mA Mode | • | 1.19<br>1.20 | 1.250<br>1.250 | 1.375<br>1.375 | V<br>V | | R <sub>TERM</sub> | On-Chip Termination Resistance | Termination Enabled, OV <sub>DD</sub> = 1.8V, 3.5mA Mode | | | 100 | | Ω | ## **POWER REQUIREMENTS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25 \, ^{\circ}\text{C}$ . (Note 9) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-------------------|--------------------------------------------|--------------------------------------------------------------|---|------------|----------------------|--------------|----------------| | $V_{\rm DD}$ | Analog Supply Voltage | (Note 9) | • | 2.375 | 2.5 | 2.625 | V | | OV <sub>DD</sub> | Output Supply Voltage | CMOS Mode (Note 9)<br>LVDS Mode (Note 9) | • | 1.7<br>1.7 | 1.8<br>1.8 | 1.9<br>1.9 | V | | $I_{VDD}$ | Analog Supply Current | | • | | 495.3 | 545 | mA | | I <sub>OVDD</sub> | Digital Supply Current | CMOS Mode<br>LVDS Mode, 1.75mA Mode<br>LVDS Mode, 3.5mA Mode | • | | 61<br>23.2<br>45 | 26<br>50 | mA<br>mA<br>mA | | P <sub>DISS</sub> | Power Dissipation | CMOS Mode<br>LVDS Mode, 1.75mA Mode<br>LVDS Mode, 3.5mA Mode | • | | 1348<br>1280<br>1320 | 1409<br>1453 | mW<br>mW<br>mW | | P <sub>SHDN</sub> | SHDN Mode Power | | | | 6.4 | | mW | | I <sub>VDD</sub> | Analog Supply Current with Inactive Encode | Encode Clock Not Active<br>Keep Alive Oscillator Enabled | | | 366 | | mA | # **TIMING CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25\,^{\circ}\text{C}$ . (Note 5) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-------------------|----------------------------------------------------------|---------------------------------------------------------------------------------|---|--------------|--------------|----------|----------| | $f_S$ | Sampling Frequency | (Note 9) | • | 10 | | 210 | MHz | | t <sub>L</sub> | ENC Low Time | Duty Cycle Stabilizer Off (Note 8)<br>Duty Cycle Stabilizer On (Note 8) | • | 2.26<br>1.16 | 2.38<br>2.38 | 50<br>50 | ns<br>ns | | t <sub>H</sub> | ENC High Time | Duty Cycle Stabilizer Off (Note 8)<br>Duty Cycle Stabilizer On (Note 8) | • | 2.26<br>1.16 | 2.38<br>2.38 | 50<br>50 | ns<br>ns | | t <sub>AP</sub> | Sample-and-Hold Acquisition Delay Time | $R_S = 25\Omega$ | | | 0.5 | | ns | | Digital Da | ta Outputs (CMOS Mode) | | | | | | | | t <sub>D</sub> | ENC to Data Delay | C <sub>L</sub> = 6.8pF (Notes 8, 12) | • | 1.3 | 1.9 | 2.5 | ns | | t <sub>C</sub> | ENC to CLKOUT Delay | C <sub>L</sub> = 6.8pF (Notes 8, 12) | • | 1.3 | 1.9 | 2.5 | ns | | t <sub>SKEW</sub> | DATA to CLKOUT Skew | $t_D - t_C$ (Note 8) | • | -0.3 | 0 | 0.3 | ns | | | Pipeline Latency | | | | 7 | | Cycles | | Digital Da | ta Outputs (LVDS Mode) | | | | | | | | t <sub>D</sub> | ENC to Data Delay | C <sub>L</sub> = 6.8pF (Notes 8, 12) | • | 1.3 | 1.9 | 2.5 | ns | | t <sub>C</sub> | ENC to CLKOUT Delay | C <sub>L</sub> = 6.8pF (Notes 8, 12) | • | 1.3 | 1.9 | 2.5 | ns | | t <sub>SKEW</sub> | DATA to CLKOUT Skew | $t_D - t_C$ (Note 8) | • | -0.3 | 0 | 0.3 | ns | | | Pipeline Latency | | | | 7 | | Cycles | | SPI Port T | iming (Note 8) | | | | | | | | t <sub>SCK</sub> | SCK Period | Write Mode<br>Read Back Mode, C <sub>SDO</sub> = 20pF, R <sub>PULLUP</sub> = 2k | • | 40<br>250 | | | ns<br>ns | | t <sub>CSS</sub> | CS Falling to SCK Rising Setup Time | | • | 5 | | | ns | | t <sub>SCH</sub> | SCK Rising to CS Rising Hold Time | | • | 5 | | | ns | | t <sub>SCS</sub> | SCK Falling to $\overline{\text{CS}}$ Falling Setup Time | | • | 5 | | | ns | | t <sub>DS</sub> | SDI to SCK Rising Setup Time | | • | 5 | | | ns | | t <sub>DH</sub> | SCK Rising to SDI Hold Time | | • | 5 | | | ns | | t <sub>DO</sub> | SCK Falling to SDO Valid | Read Back Mode, C <sub>SDO</sub> = 20pF, R <sub>PULLUP</sub> = 2k | • | | | 125 | ns | #### **ELECTRICAL CHARACTERISTICS** **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. **Note 2:** All voltage values are with respect to GND and OGND shorted (unless otherwise noted). **Note 3:** When these pin voltages are taken below GND or above $V_{DD}$ , they will be clamped by internal diodes. This product can handle input currents of greater than 100mA below GND or above $V_{DD}$ without latchup. **Note 4:** When these pin voltages are taken below GND they will be clamped by internal diodes. When these pin voltages are taken above $V_{DD}$ they will not be clamped by internal diodes. This product can handle input currents of greater than 100mA below GND without latchup. **Note 5:** $V_{DD} = 2.5V$ , $OV_{DD} = 1.8V$ , $f_{SAMPLE} = 210MHz$ , LVDS outputs, differential $ENC^+/ENC^- = 2V_{P-P}$ sine wave, input range = $2.4V_{P-P}$ (PGA = 0) with differential drive, unless otherwise noted. **Note 6:** Integral nonlinearity is defined as the deviation of a code from a best fit straight line to the transfer curve. The deviation is measured from the center of the quantization band. **Note 7:** Offset error is the offset voltage measured from –0.5LSB when the output code flickers between 0000 0000 0000 0000 and 1111 1111 1111 1111 in 2's complement output mode. Note 8: Guaranteed by design, not subject to test. Note 9: Recommended operating conditions. Note 10: Refer to Overflow Bit section for additional information. Note 11: The test circuit of Figure 11 is used to verify jitter perfomance. Note 12: $C_L$ is the external single-ended load capacitance between each output pin and ground. #### TIMING DIAGRAMS ## CMOS Output Timing Mode All Outputs Are Single-Ended and Have CMOS Levels ## TIMING DIAGRAMS #### Double Data Rate LVDS Output Mode Timing All Outputs Are Differential and Have LVDS Levels #### **SPI Timing (Write Mode)** #### **SPI Timing (Read-Back Mode)** LINEAR TECHNOLOGY 2107fa 128k Point FFT, f<sub>IN</sub> = 5.0MHz, -1dBFS, PGA = 0, Dither On 128k Point FFT, f<sub>IN</sub> = 30.6MHz, -1dBFS, PGA = 0, Dither On 128k Point FFT, 30.6MHz, -20dBFS, PGA = 0, Dither Off 128k Point FFT, 30.6MHz,-20dBFS, PGA = 0, Dither On 128k Point 2-Tone FFT, 25.1MHz and 30.51MHz, -7dBFS PGA = 0, Dither On 128k Point 2-Tone FFT, 25.07MHz and 30.5MHz, –20dBFS PGA = 0, Dither On 2107fa 2107fa FREQUENCY (MHz) -100 -110 -120 -130 2107 G17 0 15 30 45 60 75 90 105 50 40 -70 -60 -50 -40 -30 INPUT LEVEL (dBFS) -50 -40 -30 INPUT LEVEL (dBFS) -60 50 40 0 #### 64k Point FFT, f<sub>IN</sub> = 141.1MHz, -1dBFS, PGA = 0, Dither On 64k Point FFT, f<sub>IN</sub> = 141.1MHz, -1dBFS, PGA = 1, Dither On SFDR vs Input Level, $f_{IN} = 141.1 MHz$ , PGA = 1, Dither Off SFDR vs Input Level, $f_{IN} = 141.1 MHz$ , PGA = 1, Dither On 64k Point FFT, f<sub>IN</sub> = 170.0MHz, -1dBFS, PGA = 1, Dither On 128k Point FFT, f<sub>IN</sub> = 250.0MHz, -1dBFS, PGA = 1, Dither On 128k Point FFT, f<sub>IN</sub> = 250.0MHz, -10dBFS, PGA = 1, Dither On 128k Point FFT, f<sub>IN</sub> = 380.0MHz, -1dBFS, PGA = 1, Dither On 2107fa Normalized Full Scale vs 2107fa **Input Offset Voltage** vs Temperature, 5 Units 2.5 2.0 1.5 OFFSET VOLTAGE (mV) -1.0 -1.5-2.0 \_50 50 100 TEMPERATURE (°C) Mid-Scale Settling After Starting Encode Clock with Keep-Alive On 2107 G37 **Mid-Scale Settling After Starting Encode Clock with Keep-Alive Off** #### PIN FUNCTIONS (Pins That Are the Same for All Digital Output Modes) **SENSE (Pin 1):** Reference Programming Pin. The SENSE pin voltage selects the use of an internal reference or an external 1.25V reference. Connecting SENSE to ground or $V_{DD}$ selects the internal reference. Connect SENSE to a 1.25V external reference and the external reference mode is automatically selected. The external reference must be 1.25V $\pm 25$ mV for proper operation. **GND (Pins 2, 3, 7, 10, 12, 13, 16, 47, 48, 49):** ADC Power Ground. **V**<sub>DD</sub> (**Pins 4, 5, 6**): 2.5V Analog Power Supply. Bypass to ground with an 0402 $10\mu$ F ceramic capacitor and an 0402 $0.1\mu$ F ceramic capacitor as close to these pins as possible. Pins 4, 5 and 6 can share these two bypass capacitors. **A**<sub>IN</sub><sup>+</sup> (**Pin 8**): Positive Differential Analog Input. A<sub>IN</sub><sup>-</sup> (Pin 9): Negative Differential Analog Input. $V_{CM}$ (Pin 11): Common Mode Bias Output, Nominally Equal to 1.2V. $V_{CM}$ should be used to bias the common mode of the analog inputs. Bypass to ground with a 2.2 $\mu$ F ceramic capacitor. **ENC+** (Pin 14): Encode Input. Conversion starts on the rising edge. **ENC**<sup>-</sup> (**Pin 15**): Encode Complement Input. Conversion starts on the falling edge. **SHDN (Pin 17):** Power Shutdown Pin. SHDN = 0V results in normal operation. SHDN = 2.5V results in powered-down analog circuitry and the digital outputs are set in high impedance state. **SDO (Pin 18):** In serial programming mode, (PAR/SER = 0V), SDO is the serial interface data output. Data on SDO is read back from the mode control registers and can be latched on the falling edge of SCK. SDO is an open-drain NMOS output that requires an external 2k pull-up resistor to 1.8V-3.3V. If readback from the mode control registers is not needed, the pull-up resistor is not necessary and SDO can be left unconnected. **OGND (Pins 19, 42):** Output Driver Ground. OGND and GND should be tied together with a common ground plane. $OV_{DD}$ (Pins 20, 41): 1.8V Output Driver Supply. Bypass each $OV_{DD}$ pin to ground with an 0402 1μF ceramic capacitor and an 0402 0.1μF ceramic capacitor. Place the bypass capacitors as close to these pins as possible. Pins 20 and 41 cannot share these bypass capacitors. **SDI** (Pin 43): In serial programming mode, (PAR/ $\overline{SER}$ = 0V), SDI is the serial interface data input. Data on SDI is clocked into the mode control registers on the rising edge of SCK. In the parallel programming mode (PAR/ $\overline{SER}$ = $V_{DD}$ ), SDI becomes the digital output randomization control bit. When SDI is low, digital output randomization is disabled. When SDI is high, digital output randomization is enabled. SDI can be driven with 1.8V to 3.3V logic. **SCK (Pin 44):** In serial programming mode, (PAR/ $\overline{SER}$ = 0V), SCK is the serial interface clock input. In the parallel programming mode (PAR/ $\overline{SER}$ = V<sub>DD</sub>), SCK controls the programmable gain amplifier front-end, PGA. SCK low selects a front-end gain of 1, input range of 2.4V<sub>P-P</sub>. High selects a front-end gain of 1.5, input range of 1.6V<sub>P-P</sub>. SCK can be driven with 1.8V to 3.3V logic. $\overline{\text{CS}}$ (Pin 45): In serial programming mode, (PAR/ $\overline{\text{SER}}$ = 0V), $\overline{\text{CS}}$ is the serial interface chip select input. When $\overline{\text{CS}}$ is low, SCK is enabled for shifting data on SDI into the mode control registers. In the parallel programming mode (PAR/ $\overline{\text{SER}}$ = V<sub>DD</sub>), $\overline{\text{CS}}$ controls the digital output mode. When $\overline{\text{CS}}$ is low, the full-rate CMOS output mode is enabled. When $\overline{\text{CS}}$ is high, the double data rate LVDS output mode (with 3.5mA output current) is enabled. $\overline{\text{CS}}$ can be driven with 1.8V to 3.3V logic. **PAR/SER** (**Pin 46**): Programming Mode Selection Pin. Connect to ground to enable the serial programming mode. $\overline{CS}$ , SCK, SDI, SDO become a serial interface that control the A/D operating modes. Connect to $V_{DD}$ to enable the parallel programming mode where $\overline{CS}$ , SCK, SDI become parallel logic inputs that control a reduced set of the A/D operating modes. PAR/ $\overline{SER}$ should be connected directly to ground or the $V_{DD}$ of the part and not be driven by a logic signal. TECHNOLOGY TECHNOLOGY #### PIN FUNCTIONS **Full-Rate CMOS Output Mode** All pins below have CMOS output levels (OGND to OVDD) CMOS Output Mode is only recommended for sample rates up to 100Msps. **D0-D15 (Pins 21-30**, **33-38):** Digital Outputs. D15 is the MSB. **CLKOUT**<sup>-</sup> (**Pin 31**): Inverted Version of CLKOUT<sup>+</sup>. **CLKOUT+** (**Pin 32**): Data Output Clock. The digital outputs normally transition at the same time as the falling edge of CLKOUT+. The phase of CLKOUT+ can also be delayed relative to the digital outputs by programming the mode control registers. DNC (Pin 39): Do not connect this pin. **OF (Pin 40):** Over/Under Flow Digital Output. OF is high when an overflow or underflow has occurred. **Double Data Rate LVDS Output Mode** All pins below have LVDS output levels. The output current level is programmable. There is an optional internal $100\Omega$ termination resistor between the pins of each LVDS output pair. D0\_1<sup>-</sup>/D0\_1<sup>+</sup> to D14\_15<sup>-</sup>/D14\_15<sup>+</sup> (Pins 21/22, 23/24, 25/26, 27/28, 29/30, 33/34, 35/36, 37/38): Double Data Rate Digital Outputs. Two data bits are multiplexed onto each differential output pair. The even data bits (D0, D2, D4, D6, D8, D10, D12, D14) appear when CLKOUT<sup>+</sup> is low. The odd data bits (D1, D3, D5, D7, D9, D11, D13, D15) appear when CLKOUT<sup>+</sup> is high. **CLKOUT**<sup>+</sup> **(Pins 31/32):** Data Output Clock. The digital outputs normally transition at the same time as the falling and rising edges of CLKOUT<sup>+</sup>. The phase of CLKOUT<sup>+</sup> can also be delayed relative to the digital outputs by programming the mode control registers. **OF**<sup>+</sup>**(Pins 39/40):** Over/Under Flow Digital Output. OF<sup>+</sup> is high when an overflow or underflow has occurred. OF<sup>-</sup> is an inverted version of OF<sup>+</sup>. #### **BLOCK DIAGRAM** Figure 1. Functional Block Diagram ## **APPLICATIONS INFORMATION** #### **CONVERTER OPERATION** The LTC2107 is a high performance pipelined 16-bit 210Msps A/D converter with a direct sampling PGA frontend. As shown in Figure 1, the converter has six pipelined ADC stages; a sampled input will result in a digitized result seven cycles later (see the Timing Diagrams). The analog input is differential for improved common mode noise rejection, even order harmonic reduction and for maximum input voltage range. The encode input is also differential for common mode noise rejection and for optimal jitter performance. The digital outputs can be CMOS or double data rate LVDS (to reduce digital noise in the system.) Many additional features can be chosen by programming the mode control registers through a serial SPI port. The LTC2107 has two phases of operation, determined by the state of the differential ENC+/ENC- input pins. For brevity, the text will refer to ENC+ greater than ENC- as ENC high and ENC+ less than ENC- as ENC low. Successive stages process the signal on a different phase over the course of seven clock cycles in order to create a digital representation of the analog input. When ENC is low, the analog input is sampled differentially, directly onto the input sample-and-hold (S/H) capacitors, LINEAR TECHNOLOGY inside the "Input S/H" shown in the Block Diagram. At the instant the ENC transitions from low to high, the voltage on the sample capacitors is held. While ENC is high, the held input voltage is buffered by the S/H amplifier which drives the first pipelined ADC stage. The first stage acquires the output of the S/H amplifier during the high phase of ENC. When ENC goes back low, the first stage produces its output which is acquired by the second stage. At the same time, the input S/H goes back to acquiring the next analog input. When ENC goes back high again, the second stage produces its output which is acquired by the third stage. The identical process is repeated for the remaining stages 3-5 finally resulting in an output at the output of the 5th stage which is sent to the 6th ADC stage for final evaluation. Results from all stages are digitally delayed such that stage results are aligned with one analog input sample. The delayed results from all stages are then combined in the correction logic and the final result is sent to the output buffers. #### SAMPLE/HOLD OPERATION Figure 2 shows the equivalent circuit for the LTC2107 direct sampling, differential sample/hold circuit. The differential analog inputs, $A_{IN}^+$ and $A_{IN}^-$ are sampled directly on to the sampling capacitors ( $C_{SAMPLE}$ ) through NMOS transistor switches. The capacitors shown attached to each input ( $C_{PAR}$ ) are the summation of all other capacitance associated with each input, for interconnect and device parasitics. During the sample phase, when ENC is low, the NMOS switches connect the analog inputs to the sampling capacitors, such that they charge to, and track the input voltage. The capacitance seen at the input during the sample phase is the sum of $C_{SAMPLE}$ and $C_{PAR}$ or 6.38pF. When ENC transitions from low to high, the NMOS switches open, disconnecting the analog inputs from the sampling capacitors. The voltage on the sampling capacitors is held and is passed to the ADC core for evaluation. The capacitance seen at the input during the hold phase is $C_{PAR}$ or 0.66pF. Figure 2. Equivalent Input Circuit #### Sampling Glitch As ENC transitions from high to low, the inputs are reconnected to the sampling capacitors to acquire a new sample. Since the sampling capacitors still hold the previous sample, the analog inputs must supply a charge that is proportional to the change in voltage between the current sample and the previous sample. Additionally there is a fixed charge associated with the turn-on of the NMOS sampling switches. Ideally, the input circuitry should be fast enough to fully charge the sampling capacitor during the sampling period 1/2f<sub>ENCODE</sub>. However, this is not always possible and the incomplete settling may degrade the SFDR. The sampling glitch has been designed to be as linear as possible to minimize the effects of incomplete settling. Particular care has to be taken when driving the ADC with test equipment involving long BNC cables. Such a situation can create reflections in the BNC cable which will degrade SFDR. Connecting a 3dB attenuator pad at the input to the demo board will help mitigate this problem. #### **Drive Impedance** As with all high performance, high speed ADCs the dynamic performance of the LTC2107 can be influenced by the input drive circuitry, particularly the second and third harmonics. Source impedance and input reactance can influence SFDR. At the falling edge of ENC the sample and hold circuit will connect the 5.72pF sampling capacitor to the input pin and start the sampling period. The sampling period ends when ENC rises, holding the sampled input on the sampling capacitor. The analog input drive impedance will affect sampling bandwidth and settling time. The input impedance of the LTC2107 is primarily capacitive for frequencies below 1GHz. Higher source impedance will result in slower settling and lower sampling bandwidth. The sampling bandwidth is typically 800 MHz with a source impedance of $25 \Omega$ . Better SFDR results from lower input impedance. For the best performance it is recommended to have a source impedence of $50\Omega$ or less for each input. The source impedance should be matched for the differential inputs. Poor matching will result in higher even order harmonics, especially the second. #### **PGA Function** The LTC2107 has a programmable gain amplifier sample/hold circuit. The gain can be controlled through the serial or parallel modes of operation. PGA = 0 selects a sample/hold gain of 1 and an input range of $2.4V_{P-P}$ . PGA = 1 selects a sample/hold gain of 1.5 and an input range of $1.6V_{P-P}$ . The PGA setting allows flexibility for ADC drive optimization. A lower ADC input signal eases the OIP3 requirements of the ADC driver circuit. The lower input range of the PGA = 1 setting is easier to drive and has lower distortion for high frequency applications. For PGA = 1, SNR is lower by 2.3dB as compared to PGA = 0; however the input referred noise is improved by 1.2dB. Table 1. PGA settings | | PGA = 0 | PGA = 1 | UNIT | |----------------------|---------|---------|-------------------| | Input Range | 2.4 | 1.6 | V <sub>P-P</sub> | | SNR, Idle Channel | 80 | 77.7 | dBFS | | Input Referred Noise | 85 | 74 | μV <sub>RMS</sub> | #### **INPUT DRIVE CIRCUITS** The inputs should be driven differentially around a common mode voltage set by the $V_{CM}$ output pin, which is nominally 1.2V. For the 2.4V input range, the inputs should swing from $V_{CM}-0.6V$ to $V_{CM}+0.6V$ . There should be 180° phase difference between the inputs. Figure 3. Input Voltage Swings for the 2.4V Input Range #### **Transformer Coupled Circuits** RF transformers offer a simple, low noise, low power, and low distortion method for single-ended to differential conversion, as well as voltage gain and impedance transformation. Figure 4 shows the analog input being driven by a transmission line transformer and flux-coupled transformer combination circuit. The secondary coil of the flux-coupled transformer is biased with $V_{CM}$ , setting the A/D input at its optimal DC level. There is always a source impedance in front of the ADC seen by it's input pins $A_{IN}^+$ and $A_{IN}^-$ . Source impedance greater than $50\Omega$ can reduce the input bandwidth and increase high frequency distortion. A disadvantage of using a transformer is the signal loss at low frequencies. Most small RF transformers have poor performance at frequencies below 1MHz. At higher input frequencies a single transmission line balun transformer is used (Figures 5 to 6). TECHNOLOGY TECHNOLOGY Figure 4. Single-Ended to Differential Conversion Using Two Transformers. Recommended for Input Frequencies from 5MHz to 100MHz Figure 5. Single-Ended to Differential Conversion Using Two Transformers. Recommended for Input Frequencies from 100MHz to 250MHz Figure 6. Single-Ended to Differential Conversion Using One Transformer. Recommended for Input Frequencies Above 250MHz #### Dither The dither function enhances the SFDR performance of the LTC2107. Dither can be turned on by writing a "1" to register A1[2]. For brevity, the text will refer to $A_{IN}^+$ – $A_{IN}^-$ as $A_{IN}$ . The dither function adds a pseudorandom dither voltage to the sampled analog input at the front of the ADC, yielding $A_{IN}$ + dither. This signal is converted by the ADC, yielding $A_{IN}$ + dither in digital format. Dither is then subtracted, yielding the $A_{IN}$ value at the output of the ADC in 16 bit resolution. The dither function is invisible to the user. The input signal range of the ADC is not affected when dither is turned on. #### Reference The LTC2107 has an internal 1.25V voltage reference. Connecting SENSE to $V_{DD}$ or GND selects use of the internal 1.25V reference. The SENSE pin is also the input for an external 1.25V reference. Figure 7 shows how an external 1.25V reference voltage or the internal 1.25V reference can be used. Figure 8 shows how an external 1.25V reference voltage can be configured. Either internal or external reference will result in an ADC input range of $2.4V_{P-P}$ with PGA = 0. Figure 7. Reference Circuit. Figure 8. Using an external 1.25V reference. #### **Encode Input** The signal quality of the differential encode inputs strongly affects the A/D noise performance. The encode inputs should be treated as analog signals—do not route them next to digital traces on the circuit board. Sinusoidal, PECL, or LVDS encode inputs can be used. The encode inputs are internally biased to 1.25V through 5k equivalent resistance. An optional $100\Omega$ termination resistor can be Figure 9. Equivalent Encode Input Circuit turned on by writing a "1" to control register bit A3[5]. The encode inputs can be taken up to $V_{DD}$ , and the common mode range is from 1.1V to 1.5V. For good jitter performance a high quality, low jitter clock source should be used. A $2V_{P-P}$ differential encode signal is recommended for optimum SNR performance. Refer to Figure 10 for clock source jitter requirements to achieve a desired SNR at a given input frequency. Figure 10. Ideal SNR Versus Analog Input Frequency and Clock Source Jitter Figure 11. Sinusoidal Encode Drive Figure 12. PECL or LVDS Encode Drive LINEAR TECHNOLOGY #### **Clock Duty Cycle Stabilizer** The clock duty cycle stabilizer (DCS) is a circuit that produces a 50% duty cycle clock internal to the LTC2107 from a non 50% duty cycle encode input. The clock DCS is off by default and is enabled by writing a "1" to control register bit A3[0] (serial programming mode only). When the DCS is disabled optimum ADC performance is achieved when the encode signal has a $50\%(\pm 5\%)$ duty cycle. When the optional clock duty cycle stabilizer circuit is enabled, the encode duty cycle can vary from 30% to 70% and the duty cycle stabilizer will maintain a constant 50% internal duty cycle. If the encode signal changes frequency or is turned off and on again, the duty cycle stabilizer circuit requires approximately one hundred clock cycles to lock onto the input clock and maintain a steady state. For applications where the sample rate needs to be changed quickly, the clock duty cycle stabilizer can be left disabled. If the duty cycle stabilizer is disabled, care should be taken to make the sampling clock have a $50\%(\pm 5\%)$ duty cycle. #### **Keep-Alive Oscillator** There are many circuits on the LTC2107 which depend on the presence of a clock for refresh purposes, proper functionality and biasing. However an encode clock may not be available to the LTC2107 all of the time during operation. The keep-alive oscillator ensures the presence of an on-chip 800kHz clock when an encode clock is not active at ENC+/ENC-. The keep-alive oscillator functionality is shown in Figure 13. The purpose of this function is to enable fast operation of the ADC when an encode clock does become active at the ENC+/ENC- pins. See the Mid-Scale and Full-Scale Settling performance plots for evidence of fast ADC recovery when the ENC+/ENC- clock becomes active. The keep-alive oscillator can be disabled by writing a "1" to A3[4]. In the event that the keep-alive oscillator is disabled and a clock is not active at the ENC+/ENC- pins there will be no on-chip clock active. This will also result in elevated input leakage current on the $A_{\rm IN}^+/A_{\rm IN}^-$ pins. #### **DIGITAL OUTPUTS** #### **Digital Output Modes** The LTC2107 can operate in two digital output modes: CMOS mode or double data rate LVDS mode. The output mode is set by mode control register A4[0] (serial programming mode), or by $\overline{\text{CS}}$ (parallel programming mode). LVDS mode is generally used to reduce digital noise on the printed circuit board. Figure 13. Functionality of Keep-Alive Oscillator #### **CMOS Mode** In CMOS mode the 16 digital outputs (D0-D15), overflow (OF), and the data output clocks (CLKOUT<sup>+</sup>, CLKOUT<sup>-</sup>) have CMOS output levels. The outputs are powered by OV<sub>DD</sub> and OGND which are isolated from the A/D core power and ground. For good performance the digital outputs should drive minimal capacitive loads. If the load capacitance is larger than 5pF a digital buffer should be used. CMOS mode is not recommended for sampling rates greater that 100Msps. #### **Double Data Rate LVDS Mode** In double data rate LVDS mode, two data bits are multiplexed and output on each differential output pair. There are eight LVDS ADC data output pairs: (D0\_1+/D0\_1-through D14\_15+/D14\_15-). Overflow (OF+/OF-) and the data output clock (CLKOUT+/CLKOUT-) each have an LVDS output pair. By default the outputs are standard LVDS levels: 3.5mA output current and a 1.25V output common mode voltage. An external $100\Omega$ differential termination resistor is required for each LVDS output pair. The termination resistors should be located as close as possible to the LVDS receiver. The outputs are powered by $OV_{DD}$ and OGND which are isolated from the A/D core power and ground. In LVDS mode, $OV_{DD}$ should be 1.8V. #### **Programmable LVDS Output Current** In LVDS Mode, the default output driver current is 3.5mA. This current can be adjusted by serially programming mode control register A4. Available current levels are 1.75mA, 2.1mA, 2.5mA, 3mA, 3.5mA, 4mA and 4.5mA. #### **Optional LVDS Driver Internal Termination** In most cases using just an external $100\Omega$ termination resistor will give excellent LVDS signal integrity. In addition, an optional internal $100\Omega$ termination resistor can be enabled by serially programming mode control register A4[3]. The internal termination helps absorb any reflections caused by imperfect termination at the receiver. When the internal termination is enabled, the output driver current is doubled to maintain the same output voltage swing. #### **Overflow Bit** The overflow output bit (OF) outputs a logic high when the analog input is either overranged or underranged. The overflow bit has the same pipeline latency as the data bits. In Full-Rate CMOS mode OF is the overflow pin. In DDR LVDS mode OF<sup>-</sup>/OF<sup>+</sup> are the two differential overflow pins. Sustained over-range or under-range beyond 120% of full-scale, for more than 20,000 samples may produce erroneous ADC codes and an extended ADC recovery time. #### **Phase Shifting the Output Clock** In full rate CMOS mode the data output bits normally change at the same time as the falling edge of CLKOUT<sup>+</sup>, so the rising edge of CLKOUT<sup>+</sup> can be used to latch the output data. In double data rate LVDS mode the data output bits normally change at the same time as the falling and rising edges of CLKOUT<sup>+</sup>. To allow adequate setup and hold time when latching the data, the CLKOUT<sup>+</sup> signal may need to be phase shifted relative to the data output bits. Most FPGAs have this feature—this is generally the best place to adjust the timing. The LTC2107 can also phase shift the CLKOUT+/CLKOUTsignals by serially programming mode control register A3[2:1]. The output clock can be shifted by 0°, 45°, 90°, or 135°. To use the phase shifting feature the clock duty cycle stabilizer must be turned on. Writing a "1" to A3[0] will invert the polarity of CLKOUT<sup>+</sup> and CLKOUT<sup>-</sup>, independently of the phase shift. The combination of these two features enables phase shifts of 45° up to 315° (Figure 14). #### **DATA FORMAT** Table 2 shows the relationship between the analog input voltage, the digital data output bits and the over-flow bit. By default the output data format is offset binary. The 2's complement format can be selected by serially programming mode control register A5[0] Table 2. Output Codes vs Input Voltage | A <sub>IN</sub> + – A <sub>IN</sub> <sup>–</sup><br>(2.4V RANGE) | 0F | D15 – D0<br>(Offset Binary) | D15 - D0<br>(2'S COMPLEMENT) | |------------------------------------------------------------------|----|-----------------------------|------------------------------| | >1.200000V | 1 | 1111 1111 1111 1111 | 0111 1111 1111 1111 | | +1.1999634V | 0 | 1111 1111 1111 1111 | 0111 1111 1111 1111 | | +1.1999268V | 0 | 1111 1111 1111 1110 | 0111 1111 1111 1110 | | +0.0000366V | 0 | 1000 0000 0000 0001 | 0000 0000 0000 0001 | | +0.0000000V | 0 | 1000 0000 0000 0000 | 0000 0000 0000 0000 | | -0.0000366V | 0 | 0111 1111 1111 1111 | 1111 1111 1111 1111 | | -0.0000732V | 0 | 0111 1111 1111 1110 | 1111 1111 1111 1110 | | -1.1999634V | 0 | 0000 0000 0000 0001 | 1000 0000 0000 0001 | | -1.2000000V | 0 | 0000 0000 0000 0000 | 1000 0000 0000 0000 | | ≤ <b>-1</b> .200000V | 1 | 0000 0000 0000 0000 | 1000 0000 0000 0000 | Figure 14. Phase Shifting CLKOUT #### **Digital Output Randomizer** Interference from the A/D digital outputs is sometimes unavoidable. Digital interference may be from capacitive or inductive coupling or coupling through the ground plane. Even a tiny coupling factor can cause unwanted tones in the ADC output spectrum. By randomizing the digital output before it is transmitted off chip, these unwanted tones can be randomized which reduces the unwanted tone amplitude. The digital output is "randomized" by applying an exclusive-OR logic operation between the LSB and all other data output bits. To decode, the reverse operation is applied—an exclusive-OR operation is applied between the LSB and all other bits. The LSB, OF and CLKOUT outputs are not affected. The output randomizer is enabled by serially programming mode control register A5[1]. #### **Alternate Bit Polarity** Another feature that reduces digital feedback on the circuit board is the alternate bit polarity mode. When this mode is enabled, all of the odd bits (D1, D3, D5, D7, D9, D11, D13, D15) are inverted before the output buffers. The even bits (D0, D2, D4, D6, D8, D10, D12, D14), OF and CLKOUT are not affected. This can reduce digital currents in the circuit board ground plane and reduce digital noise, particularly for very small analog input signals. When there is a very small signal at the input of the A/D that is centered around mid-scale, the digital outputs toggle between mostly 1's and mostly 0's. This simultaneous switching of most of the bits will cause large currents in the ground plane. By inverting every other bit, the alternate bit polarity mode makes half of the bits transition high while half of the bits transition low. To first order, this cancels current flow in the ground plane, reducing the digital noise. Figure 15. Functional Equivalent of Digital Output Randomizer Figure 16. Unrandomizing a Randomized Digital Output Signal The digital output is decoded at the receiver by inverting the odd bits (D1, D3, D5, D7, D9, D11, D13, D15). The alternate bit polarity mode is independent of the digital output randomizer—either, both or neither function can be on at the same time. The alternate bit polarity mode is enabled by serially programming mode control register A5[2]. #### **Digital Output Test Patterns** To allow in-circuit testing of the digital interface to the A/D, there are several test modes that force the A/D data outputs (OF, D15-D0) to known values: All 1s: All outputs are 1 All 0s: All outputs are 0 Alternating: Outputs change from all 1s to all 0s on alternating samples. Checkerboard: Outputs change from 10101010101010101 to 01010101010101010 on alternating samples. The digital output test patterns are enabled by serially programming mode control register A5[5:3]. When enabled, the Test Patterns override all other formatting modes: 2's complement, randomizer, alternate-bit-polarity. #### **Output Disable** The digital outputs may be disabled by serially programming mode control register A4[2]. All digital outputs including OF and CLKOUT are disabled. The high impedance disabled state is intended for long periods of inactivity—it is too slow to multiplex a data bus between multiple converters at full speed. #### Shutdown Mode The A/D may be placed in shutdown mode to conserve power. In shutdown mode the entire A/D converter is powered down, resulting in 6.4mW power consumption. Shutdown mode is enabled by mode control register A1[1] (serial programming mode), or by SHDN (parallel or serial programming mode). The amount of time required to recover from shutdown is shown in the mid-scale settling performance plots. #### **DEVICE PROGRAMMING MODES** The operating modes of the LTC2107 can be programmed by either a parallel interface or a simple serial interface. The serial interface has more flexibility and can program all available modes. The parallel interface is more limited and can only program some of the more commonly used modes. #### **Parallel Programming Mode** To use the parallel programming mode, PAR/ $\overline{SER}$ should be tied to $V_{DD}$ . The $\overline{CS}$ , SCK, SDI, and SHDN pins are binary logic inputs that set certain operating modes. These pins can be tied to $V_{DD}$ or ground, or driven by 1.8V, 2.5V, or 3.3V CMOS logic. Table 3 shows the modes set by $\overline{CS}$ , SCK. SDI and SHDN. **Table 3. Parallel Programming Mode Control Bits** | PIN | DESCRIPTION | |------|------------------------------------------------------------------------------------------------------------| | CS | Digital Output Mode Control Bit | | | 0 = Full Rate CMOS Digital Output Mode<br>1 = Double Data Rate (DDR) LVDS Output Modes | | SCK | Programmable Gain Front-End (PGA) Control Bit | | | 0 = Front-End Gain = 1 (FS = 2.4V <sub>P-P</sub> )<br>1 = Front-End Gain = 1.5 (FS = 1.6V <sub>P-P</sub> ) | | SDI | Digital Output Randomizer Control Bit | | | 0 = Digital Output Randomization Disabled<br>1 = Digital Output Randomization Enabled | | SHDN | 0 = Normal Operation<br>1 = ADC Power Shut Down | #### **Serial Programming Mode** To use the Serial Programming mode, the PAR/SER pin should be tied to ground. The $\overline{CS}$ , SCK, SDI and SDO pins become the Serial Peripheral Interface (SPI) pins that program the A/D control registers. Data is written to a register with a 16-bit serial word. Data can also be read back from a register to verify its contents. Serial data transfer starts when $\overline{CS}$ is taken low. SCK must be low at the time of the falling edge of $\overline{CS}$ for proper operation (see the SPI Timing Diagrams). The data on the SDI pin is latched at the first 16 rising edges of SCK. Any SCK rising edges after the first 16 are ignored. The data transfer ends when $\overline{CS}$ is taken high again. The first bit of the 16-bit input word is the $R/\overline{W}$ bit. The next 7 bits are the address of the register (A6:A0). The final 8 bits are the register data (D7:D0). If the $R/\overline{W}$ bit is low, the serial data (D7:D0) will be written to the register set by the address bits (A6:A0). If the $R/\overline{W}$ bit is high, data in the register set by the address bits (A6:A0) will be read back on the SDO pin (see the SPI Timing Diagrams). During a read-back command the register is not updated and data on SDI is ignored. The SDO pin is an open-drain output that pulls to ground through a $260\Omega$ resistance. If register data is read back through SDO, an external 2k pull-up resistor is required. If serial data is only written and read-back is not needed, SDO may be left floating and no pull-up resistor is needed. Table 4 shows a map of the mode control registers. #### **Software Reset** If serial programming is used, the mode control registers should be programmed as soon as possible after the power supplies turn on and are stable. The first serial command must be a software reset which will reset all register data bits to logic 0. To perform a software reset, bit A0[7] in the reset register is written with a logic 1. After the reset is complete, bit A0[7] is automatically set back to zero. All serial control bits are set to zero after a reset. #### **GROUNDING AND BYPASSING** The LTC2107 requires a printed circuit board with a clean unbroken ground plane. A multilayer board with an internal ground plane is recommended. Layout for the printed circuit board should ensure that digital and analog signal lines are separated as much as possible. In particular, care should be taken not to run any digital track alongside an analog signal track or underneath the ADC. High quality ceramic bypass capacitors should be used at the $V_{DD},\,OV_{DD},\,$ and $V_{CM}$ pins. Bypass capacitors must be located as close to the pins as possible. Size 0402 ceramic capacitors are recommended for the $0.1\mu F,\,1\mu F,\,2.2\mu F$ and $10\mu F$ decoupling capacitors. The traces connecting the pins and bypass capacitors must be kept short and should be made as wide as possible. The analog inputs, encode signals, and digital outputs should not be routed next to each other. Ground fill and grounded vias should be used as barriers to isolate these signals from each other. #### **HEAT TRANSFER** Most of the heat generated by the LTC2107 is transferred from the die through the bottom-side exposed pad and package leads onto the printed circuit board. For good electrical and thermal performance, the exposed pad must be soldered to a large grounded pad on the PC board. **Table 4. Serial Programming Mode Register Map** #### REGISTER AO: RESET REGISTER (ADDRESS 00h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | |-------|----|----|----|----|----|----|----|--| | RESET | Х | Х | Х | Х | Х | Х | Х | | Bits 7 **RESET** Software Reset Bit 0 = Not Used 1 = Software Reset. All Mode Control Registers are reset to 00h. This bit is automatically set back to zero after the reset is complete. The Reset Register is Write Only. Bits 6-0 Unused Bits. Read back as 0. #### **REGISTER A1: ADC CONTROL REGISTER (ADDRESS 01h)** | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | |----|----|----|----|-----|------|------|----|---| | Χ | Х | Х | Χ | PGA | DITH | SHDN | Х | ] | Bits 7-4,0 Unused Bits. Read back as 0. Bit 3 PGA Programmable Gain Front-End Control Bit 0 = Front-End Gain of 1. Default value at start-up. 1 = Front-End Gain of 1.5 Bit 2 DITH Dither Control Bit 0 = Dither Enabled. Default value at start-up. 1 = Dither Disabled Bit 1 SHDN ADC Power Shut Down Control Bit 0 = Normal Operation. Default value at start-up. 1 = ADC Power Shut Down #### **REGISTER A2: NOT USED (ADDRESS 02h)** | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|----|----|----| | Χ | Х | Х | Х | Х | Χ | Х | Х | Bits 7-0 Unused Bits. Read back as 0. #### REGISTER A3: CLOCK CONTROL REGISTER (ADDRESS 03h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|-------------|-------|--------|-----------|-----------|-----| | X | Х | Encode Term | KAOSC | CLKINV | CLKPHASE1 | CLKPHASE0 | DCS | Bits 7-6 Unused Bits. Read back as 0. Bit 5 $100\Omega$ clock encode termination 0 = Clock Encode Termination Off. Default value at start-up. 1 = Clock Encode Termination On. Bit 4 Keep Alive Oscillator Control Bit 0 = Keep Alive Oscillator Enabled. Default value at start-up. 1 = Keep Alive Oscillator Disabled. Bit 3 Output Clock Invert Bit 0 = Normal CLKOUT Polarity (as shown in the timing diagrams). Default value at startup. 1 = Inverted CLKOUT Polarity. Bits 2-1 **CLKPHASE1:CLKPHASE0** Output Clock Phase Delay Bits 00 = No CLKOUT Delay (as shown in the timing diagrams). Default value at start-up. 01 = CLKOUT+/CLKOUT- Delayed by 45° (Clock Period $\times$ 1/8) 10 = CLKOUT+/CLKOUT- Delayed by 90° (Clock Period $\times$ 1/4) 11 = CLKOUT+/CLKOUT- Delayed by 135° (Clock Period $\times$ 3/8) Note: If the CLKOUT Phase Delay feature is used, the clock duty cycle stabilizer must also be turned on. Bit 0 **DCS** Clock Duty Cycle Stabilizer Control Bit 0 = Clock Duty Cycle Stabilizer Off. Default value at start-up. 1 = Clock Duty Cycle Stabilizer On. ## **REGISTER A4: OUTPUT MODE REGISTER (ADDRESS 04h)** | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------|----------------------------------------------------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------|----------------------------|-------------------|-------------|-------------| | Х | ILVDS2 | ILVDS1 | ILVDS0 | TERMON | OUTOFF | Х | <u>LVDS</u> | | Bit 7 | Unused Bit. Re | ad back as 0. | | | | | | | Bits 6-4 | ILVDS2:ILVDS0 LVDS Output Current Control Bits | | | | | | | | | 001 = 4.0mA L'<br>010 = 4.5mA L'<br>011 = Not Usec<br>100 = 3.0mA L'<br>101 = 2.5mA L'<br>110 = 2.1mA L' | VDS Output Drive<br>VDS Output Drive | er Current.<br>er Current.<br>er Current.<br>er Current.<br>er Current. | t value at start-up | ). | | | | Bit 3 | TERMON | LVDS Interna | l Termination Bit | | | | | | | | | fault value at star<br>DS output driver | t-up.<br>current is 2× the | current set by IL | VDS2:ILVDS0 | | | Bit 2 | OUTOFF | Output Disab | le Bit | | | | | | | 0 - Digital Out | nute are Enabled | Default value at a | etart_un | | | | 0 = Digital Outputs are Enabled. Default value at start-up. 1 = Digital Outputs are Disabled and Have High Output Impedance. Bit 1 Unused Bit. Read back as 0. Bit 0 **LVDS** Digital Output Mode Control Bit 0 = Double Data Rate LVDS Output Mode. Default value at start-up. 1 = Full-Rate CMOS Output Mode. ### REGISTER A5: DATA FORMAT REGISTER (ADDRESS 05h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------|---------------|-----|------|----------|--| | Х | Х | OUTTEST2 | OUTTEST1 | OUTTEST0 | ABP | RAND | TWOSCOMP | | | Bits 7-6 | Unused Bits. Read back as 0. | | | | | | | | | Bits 5-3 | OUTTEST2:OUTTESTO Digital Output Test Pattern Bits | | | | | | | | | | 000 = Digital Output Test Patterns Off. Default value at start-up. 001 = All Digital Outputs = 0. 011 = All Digital Outputs = 1. 101 = Checkerboard Output Pattern. OF, D15-D0 alternate between 10101 0101 0101 0101 and 01010 1010 1010. 111 = Alternating Output Pattern. OF, D15-D0 alternate between 00000 0000 0000 and 11111 1111 1111. Note: Other bit combinations are not used | | | | | | | | | Bit 2 | ABP | Alternate Bit | Polarity Mode Co | ntrol Bit | | | | | | | 0 = Alternate Bit Polarity Mode Off. Default value at start-up.<br>1 = Alternate Bit Polarity Mode On. | | | | | | | | | Bit 1 | RAND | Data Output | Randomizer Mod | e Control Bit | | | | | | | 0 = Data Output Randomizer Mode Off. Default value at start-up.<br>1 = Data Output Randomizer Mode On. | | | | | | | | | Bits 0 | TWOSCOMP | Two's Compl | ement Mode Con | trol Bit | | | | | | | 0 = Offset Binary Data Format. Default value at start-up.<br>1 = Two's Complement Data Format. | | | | | | | | ### PACKAGE DESCRIPTION Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings. #### **UK Package** 48-Lead Plastic QFN (7mm × 7mm) (Reference LTC DWG # 05-08-1704 Rev C) RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED 1. DRAWING CONFORMS TO JEDEC PACKAGE OUTLINE MO-220 VARIATION (WKKD-2) 2. DRAWING NOT TO SCALE 2. DIMENSIONS ARE IN MILLIMETERS 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.20mm ON ANY SIDE, IF PRESENT 5. EXPOSED PAD SHALL BE SOLDER PLATED 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE ## **REVISION HISTORY** | REV | DATE | DESCRIPTION | PAGE NUMBER | |-----|-------|-------------------------------------------------------------------------------|-------------| | Α | 08/15 | Updated the SPI Port Timing description, diagrams and programming information | 6, 8 and 26 | ## TYPICAL APPLICATION #### LTC2107 Schematic (Serial Mode) ## **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | | | |-------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------|--|--| | High Speed ADC | S | | | | | LTC2208 | 16-Bit 130Msps, 3.3V ADC | 77.7dB SNR, 100dB SFDR, 1250mW, CMOS/LVDS Outputs, 9mm × 9mm QFN-64 | | | | LTC2209 | 16-Bit 160Msps, 3.3V ADC | 77.1dB SNR, 100dB SFDR, 1530mW, CMOS/LVDS Outputs, 9mm × 9mm QFN-64 | | | | LTC2217 16-Bit 105Msps, 3.3V ADC | | 81.6dB SNR, 100dB SFDR, 1190mW, CMOS/LVDS Outputs, 9mm × 9mm QFN-64 | | | | LTC2195 | 16-Bit 125Msps, 1.8V Dual ADC, Ultralow Power | 76.8dB SNR, 90dB SFDR, 432mW, Serial LVDS Outputs, 7mm × 8mm QFN-52 | | | | LTC2271 | 16-Bit 20Msps, 1.8V Dual ADC, Ultralow Power | 84.1dB SNR, 99dB SFDR, 185mW, Serial LVDS Outputs, 7mm × 8mm QFN-52 | | | | Fixed Gain IF An | nplifiers/ADC Drivers | | | | | LTC6430-15 | High Linearity Differential RF/IF Amplifier/ADC Driver | 15dB Gain, +50dBm OIP3, 3dB NF at 240MHz, 5V/160mA Supply | | | | Baseband Differ | ential Amplifiers | | | | | LTC6409 1.1nV/√Hz Single Supply Differential Amplifier/ADC Driver | | 88dB SFDR at 100MHz, AC- or DC-Coupled Inputs, 3mm × 2mm QFN-10 | | | | RF Mixers | • | • | | | | LTC5551 | 300MHz to 3.5GHz Ultrahigh Dynamic Range Mixer | +36dBm IIP3, 2.4dB Conversion Gain, 0dBm LO Drive, 670mW Total Power | | | LT 0815 REV A • PRINTED IN USA TECHNOLOGY © LINEAR TECHNOLOGY CORPORATION 2014