# 14-Bit, 210 MSPS TxDAC® D/A Converter AD9744 #### **FEATURES** High performance member of pin-compatible **TxDAC product family** **Excellent spurious-free dynamic range performance SFDR to Nyquist** 83 dBc @ 5 MHz output 80 dBc @ 10 MHz output 73 dBc @ 20 MHz output SNR @ 5 MHz output, 125 MSPS: 77 dB Twos complement or straight binary data format Differential current outputs: 2 mA to 20 mA Power dissipation: 135 mW @ 3.3 V Power-down mode: 15 mW @ 3.3 V On-chip 1.2 V reference **CMOS-compatible digital interface** 28-lead SOIC, 28-lead TSSOP, and 32-lead LFCSP packages **Edge-triggered latches** #### **GENERAL DESCRIPTION** The AD9744<sup>1</sup> is a 14-bit resolution, wideband, third generation member of the TxDAC series of high performance, low power CMOS digital-to-analog converters (DACs). The TxDAC family, consisting of pin-compatible 8-, 10-, 12-, and 14-bit DACs, is specifically optimized for the transmit signal path of communication systems. All of the devices share the same interface options, small outline package, and pinout, providing an upward or downward component selection path based on performance, resolution, and cost. The AD9744 offers exceptional ac and dc performance while supporting update rates up to 210 MSPS. The AD9744's low power dissipation makes it well suited for portable and low power applications. Its power dissipation can be further reduced to a mere 60 mW with a slight degradation in performance by lowering the full-scale current output. Also, a power-down mode reduces the standby power dissipation to approximately 15 mW. A segmented current source architecture is combined with a proprietary switching technique to reduce spurious components and enhance dynamic performance. #### Rev. B Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. #### **APPLICATIONS** Wideband communication transmit channel **Direct IFs** **Base stations** Wireless local loops **Digital radio links** Direct digital synthesis (DDS) Instrumentation #### **FUNCTIONAL BLOCK DIAGRAM** Figure 1. Edge-triggered input latches and a 1.2 V temperature compensated band gap reference have been integrated to provide a complete monolithic DAC solution. The digital inputs support 3 V CMOS logic families. #### PRODUCT HIGHLIGHTS - 1. The AD9744 is the 14-bit member of the pin compatible TxDAC family, which offers excellent INL and DNL performance. - 2. Data input supports twos complement or straight binary data coding. - 3. High speed, single-ended CMOS clock input supports 210 MSPS conversion rate. - 4. Low power: Complete CMOS DAC function operates on 135 mW from a 2.7 V to 3.6 V single supply. The DAC fullscale current can be reduced for lower power operation, and a sleep mode is provided for low power idle periods. - 5. On-chip voltage reference: The AD9744 includes a 1.2 V temperature compensated band gap voltage reference. - 6. Industry-standard 28-lead SOIC, 28-lead TSSOP, and 32-lead LFCSP packages. <sup>1</sup>Protected by U.S. Patent Numbers 5568145, 5689257, and 5703519. ©2005 Analog Devices, Inc. All rights reserved. # **TABLE OF CONTENTS** | Specifications | |------------------------------------------------------------| | DC Specifications | | Dynamic Specifications | | Digital Specifications | | Absolute Maximum Ratings 6 | | Thermal Characteristics | | ESD Caution6 | | Pin Configurations and Function Descriptions7 | | Terminology | | Typical Performance Characteristics | | Functional Description | | Reference Operation | | Reference Control Amplifier | | DAC Transfer Function | | Analog Outputs14 | | Digital Inputs | | Clock Input | | DAC Timing | | Power Dissipation | | Applying the AD9744 | | Differential Coupling Using a Transformer | | Differential Coupling Using an Op Amp17 | | Single-Ended Unbuffered Voltage Output | | Single-Ended, Buffered Voltage Output Configuration 18 | | Power and Grounding Considerations, Power Supply Rejection | | Evaluation Board | | General Description | | Outline Dimensions | | Ordering Guide31 | ### **REVISION HISTORY** | 4/05—Rev. A to Rev. B | |--------------------------------------------------------------| | Updated Format | | Changes to General Description1 | | Changes to Product Highlights1 | | Changes to DC Specifications | | Changes to Dynamic Specifications4 | | Changes to Pin Function Description | | Changes to Figure 6 and Figure 99 | | Inserted New Figure 10; Renumbered Sequentially9 | | Changes to Figure 12, Figure 13, Figure 14, and Figure 15 10 | | Changes to Figure 22 Caption | | Inserted New Figure 23; Renumbered Sequentially 11 | | Changes to Functional Description | | Changes to Reference Operation Section | | Added Figure 25; Renumbered Sequentially | | Changes to Digital Inputs Section | | Changes to Figure 31 and Figure 32 | | Updated Outline Dimensions | | Changes to Ordering Guide | | 5/03—Rev. 0 to Rev. A | | Added 32-Lead LFCSP Package | | Edits to Features1 | | Edits to Product Highlights1 | | Edits to DC Specifications2 | | Edits to Dynamic Specifications3 | | Edits to Digital Specifications4 | | Edits to Absolute Maximum Ratings5 | | Edits to Thermal Characteristics5 | | Edits to Ordering Guide5 | | Edits to Pin Configuration6 | | Edits to Pin Function Descriptions6 | | Edits to Figure 2 | | Replaced TPCs 1, 4, 7, and 8 | | Edits to Figure 3 | | Edits to Functional Description | | Added Clock Input Section | | Added Figure 7 | | Edits to DAC Timing Section | | Edits to Sleep Mode Operation Section | | Edits to Power Dissipation Section | | Renumbered Figures 8 to Figure 26 | | Added Figure 11 | | Added Figure 27 to Figure 35 | | Updated Outline Dimensions | ## **SPECIFICATIONS** ### **DC SPECIFICATIONS** $T_{MIN}$ to $T_{MAX}$ , AVDD = 3.3 V, DVDD = 3.3 V, CLKVDD = 3.3 V, $I_{OUTFS} = 20$ mA, unless otherwise noted. | Parameter | Min | Тур | Max | Unit | |----------------------------------------------------------|-------|------|-------|---------------| | RESOLUTION | 14 | | | Bits | | DC ACCURACY <sup>1</sup> | | | | | | Integral Linearity Error (INL) | -5 | ±0.8 | +5 | LSB | | Differential Nonlinearity (DNL) | -3 | ±0.5 | +3 | LSB | | ANALOG OUTPUT | | | | | | Offset Error | -0.02 | | +0.02 | % of FSR | | Gain Error (Without Internal Reference) | -0.5 | ±0.1 | +0.5 | % of FSR | | Gain Error (With Internal Reference) | -0.5 | ±0.1 | +0.5 | % of FSR | | Full-Scale Output Current <sup>2</sup> | 2 | | 20 | mA | | Output Compliance Range | -1 | | +1.25 | V | | Output Resistance | | 100 | | kΩ | | Output Capacitance | | 5 | | pF | | REFERENCE OUTPUT | | | | - | | Reference Voltage | 1.14 | 1.20 | 1.26 | V | | Reference Output Current <sup>3</sup> | | 100 | | nA | | REFERENCE INPUT | | | | | | Input Compliance Range | 0.1 | | 1.25 | V | | Reference Input Resistance (External Reference) | | 7 | | kΩ | | Small Signal Bandwidth | | 0.5 | | MHz | | TEMPERATURE COEFFICIENTS | | | | | | Offset Drift | | 0 | | ppm of FSR/°C | | Gain Drift (Without Internal Reference) | | ±50 | | ppm of FSR/°C | | Gain Drift (With Internal Reference) | | ±100 | | ppm of FSR/°C | | Reference Voltage Drift | | ±50 | | ppm/°C | | POWER SUPPLY | | | | | | Supply Voltages | | | | | | AVDD | 2.7 | 3.3 | 3.6 | V | | DVDD | 2.7 | 3.3 | 3.6 | V | | CLKVDD | 2.7 | 3.3 | 3.6 | V | | Analog Supply Current (I <sub>AVDD</sub> ) | | 33 | 36 | mA | | Digital Supply Current (I <sub>DVDD</sub> ) <sup>4</sup> | | 8 | 9 | mA | | Clock Supply Current (I <sub>CLKVDD</sub> ) | | 5 | 6 | mA | | Supply Current Sleep Mode (I <sub>AVDD</sub> ) | | 5 | 6 | mA | | Power Dissipation <sup>4</sup> | | 135 | 145 | mW | | Power Dissipation <sup>5</sup> | | 145 | | mW | | Power Supply Rejection Ratio—AVDD <sup>6</sup> | -1 | | +1 | % of FSR/V | | Power Supply Rejection Ratio—DVDD <sup>6</sup> | -0.04 | | +0.04 | % of FSR/V | | OPERATING RANGE | -40 | | +85 | °C | <sup>&</sup>lt;sup>1</sup> Measured at IOUTA, driving a virtual ground. <sup>&</sup>lt;sup>2</sup> Nominal full-scale current, l<sub>OUTFS</sub>, is 32 times the l<sub>REF</sub> current. <sup>&</sup>lt;sup>3</sup> An external buffer amplifier with input bias current <100 nA should be used to drive any external load. <sup>&</sup>lt;sup>4</sup> Measured at $f_{CLOCK}$ = 25 MSPS and $f_{OUT}$ = 1 MHz. <sup>5</sup> Measured as unbuffered voltage output with $I_{OUTFS}$ = 20 mA and 50 Ω $I_{CLOCK}$ at IOUTA and IOUTB, $I_{CLOCK}$ = 100 MSPS and $I_{OUT}$ = 40 MHz. <sup>&</sup>lt;sup>6</sup> ±5% power supply variation. ### **DYNAMIC SPECIFICATIONS** $T_{\text{MIN}}$ to $T_{\text{MAX}}$ , AVDD = 3.3 V, DVDD = 3.3 V, CLKVDD = 3.3 V, $I_{\text{OUTFS}}$ = 20 mA, differential transformer coupled output, 50 $\Omega$ doubly terminated, unless otherwise noted. Table 2. | Parameter | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------|-----|------------|------------|--------| | DYNAMIC PERFORMANCE | | | | | | Maximum Output Update Rate (fclock) | 210 | | | MSPS | | Output Settling Time (t <sub>ST</sub> ) (to 0.1%) <sup>1</sup> | | 11 | | ns | | Output Propagation Delay (t <sub>PD</sub> ) | | 1 | | ns | | Glitch Impulse | | 5 | | pV-s | | Output Rise Time (10% to 90%) <sup>1</sup> | | 2.5 | | ns | | Output Fall Time (10% to 90%) <sup>1</sup> | | 2.5 | | ns | | Output Noise $(I_{OUTFS} = 20 \text{ mA})^2$ | | 50 | | pA/√Hz | | Output Noise $(I_{OUTFS} = 2 \text{ mA})^2$ | | 30 | | pA/√Hz | | Noise Spectral Density <sup>3</sup> | | -155 | | dBm/Hz | | AC LINEARITY | | | | | | Spurious-Free Dynamic Range to Nyquist | | | | | | $f_{CLOCK} = 25 \text{ MSPS}$ ; $f_{OUT} = 1.00 \text{ MHz}$ | | | | | | 0 dBFS Output | 77 | 90 | | dBc | | –6 dBFS Output | | 87 | | dBc | | –12 dBFS Output | | 82 | | dBc | | –18 dBFS Output | | 82 | | dBc | | $f_{CLOCK} = 65 \text{ MSPS}$ ; $f_{OUT} = 1.00 \text{ MHz}$ | | 85 | | dBc | | $f_{CLOCK} = 65 \text{ MSPS; } f_{OUT} = 2.51 \text{ MHz}$ | | 84 | | dBc | | fclock = 65 MSPS; fout = 10 MHz | | 80 | | dBc | | $f_{CLOCK} = 65 \text{ MSPS; } f_{OUT} = 15 \text{ MHz}$ | | 75 | | dBc | | $f_{CLOCK} = 65 \text{ MSPS; } f_{OUT} = 25 \text{ MHz}$ | | 74 | | dBc | | f <sub>CLOCK</sub> = 165 MSPS; f <sub>OUT</sub> = 21 MHz | | 73 | | dBc | | fclock = 165 MSPS; fout = 41 MHz | | 60 | | dBc | | f <sub>CLOCK</sub> = 210 MSPS; f <sub>OUT</sub> = 41 MHz | | 68 | | dBc | | f <sub>CLOCK</sub> = 210 MSPS; f <sub>OUT</sub> = 69 MHz | | 64 | | dBc | | Spurious-Free Dynamic Range Within a Window | | | | 1.2.2 | | $f_{CLOCK} = 25$ MSPS; $f_{OUT} = 1.00$ MHz; 2 MHz Span | 84 | 90 | | dBc | | $f_{CLOCK} = 50 \text{ MSPS}$ ; $f_{OUT} = 5.02 \text{ MHz}$ ; 2 MHz Span | | 90 | | dBc | | $f_{CLOCK} = 65$ MSPS; $f_{OUT} = 5.03$ MHz; 2.5 MHz Span | | 87 | | dBc | | $f_{CLOCK} = 125$ MSPS; $f_{OUT} = 5.04$ MHz; 4 MHz Span | | 87 | | dBc | | Total Harmonic Distortion | | | | | | $f_{CLOCK} = 25$ MSPS; $f_{OUT} = 1.00$ MHz | | -86 | <b>–77</b> | dBc | | $f_{CLOCK} = 50 \text{ MSPS}; f_{OUT} = 2.00 \text{ MHz}$ | | <b>-77</b> | | dBc | | $f_{CLOCK} = 65 \text{ MSPS}$ ; $f_{OUT} = 2.00 \text{ MHz}$ | | <b>–77</b> | | dBc | | $f_{CLOCK} = 125$ MSPS; $f_{OUT} = 2.00$ MHz | | <b>–77</b> | | dBc | | Signal-to-Noise Ratio | | | | 0.00 | | $f_{CLOCK} = 65$ MSPS; $f_{OUT} = 5$ MHz; $f_{OUTFS} = 20$ mA | | 82 | | dB | | fclock = 65 MSPS; fout = 5 MHz; loutes = 5 mA | | 88 | | dB | | fclock = 125 MSPS; fout = 5 MHz; loutes = 20 mA | | 77 | | dB | | $f_{CLOCK} = 125 \text{ MSPS}$ ; $f_{OUT} = 5 \text{ MHz}$ ; $f_{OUTFS} = 5 \text{ mA}$ | | 78 | | dB | | $f_{CLOCK} = 165 \text{ MSPS; } f_{OUT} = 5 \text{ MHz; } f_{OUTFS} = 20 \text{ mA}$ | | 70 | | dB | | $f_{CLOCK} = 165 \text{ MSPS; } f_{OUT} = 5 \text{ MHz; } I_{OUTFS} = 5 \text{ mA}$ | | 70 | | dB | | $f_{CLOCK} = 210 \text{ MSPS; } f_{OUT} = 5 \text{ MHz; } f_{OUTFS} = 20 \text{ mA}$ | | 74 | | dB | | $f_{CLOCK} = 210 \text{ MSPS}$ ; $f_{OUT} = 5 \text{ MHz}$ ; $f_{OUTFS} = 5 \text{ mA}$ | | 67 | | dB | | Parameter | Min | Тур | Max | Unit | |--------------------------------------------------------------------------|-----|-----|-----|------| | Multitone Power Ratio (8 Tones at 400 kHz Spacing) | | | | | | $f_{CLOCK} = 78 \text{ MSPS}$ ; $f_{OUT} = 15.0 \text{ MHz}$ to 18.2 MHz | | | | | | 0 dBFS Output | | 66 | | dBc | | –6 dBFS Output | | 68 | | dBc | | –12 dBFS Output | | 62 | | dBc | | –18 dBFS Output | | 61 | | dBc | $<sup>^{1}</sup>$ Measured single-ended into 50 $\Omega$ load. #### **DIGITAL SPECIFICATIONS** $T_{\text{MIN}}$ to $T_{\text{MAX}}$ , AVDD = 3.3 V, DVDD = 3.3 V, CLKVDD = 3.3 V, $I_{\text{OUTFS}}$ = 20 mA, unless otherwise noted. Table 3. | Parameter | Min | Тур | Max | Unit | |---------------------------------------|------|-----|------|------| | DIGITAL INPUTS <sup>1</sup> | | | | | | Logic 1 Voltage | 2.1 | 3 | | V | | Logic 0 Voltage | | 0 | 0.9 | V | | Logic 1 Current | -10 | | +10 | μΑ | | Logic 0 Current | -10 | | +10 | μΑ | | Input Capacitance | | 5 | | pF | | Input Setup Time (ts) | 2.0 | | | ns | | Input Hold Time (t <sub>H</sub> ) | 1.5 | | | ns | | Latch Pulse Width (t <sub>LPW</sub> ) | 1.5 | | | ns | | CLK INPUTS <sup>2</sup> | | | | | | Input Voltage Range | 0 | | 3 | V | | Common-Mode Voltage | 0.75 | 1.5 | 2.25 | V | | Differential Voltage | 0.5 | 1.5 | | V | <sup>&</sup>lt;sup>1</sup> Includes CLOCK pin on SOIC/TSSOP packages and CLK+ pin on LFCSP package in single-ended clock input mode. <sup>&</sup>lt;sup>2</sup> Applicable to CLK+ and CLK– inputs when configured for differential or PECL clock input mode. Figure 2. Timing Diagram <sup>&</sup>lt;sup>2</sup> Output noise is measured with a full-scale output set to 20 mA with no conversion activity. It is a measure of the thermal noise only. <sup>3</sup> Noise spectral density is the average noise power normalized to a 1 Hz bandwidth, with the DAC converting and producing an output tone. ### **ABSOLUTE MAXIMUM RATINGS** Table 4. | Parameter | With Respect to | Min | Max | Unit | |---------------------------|-----------------|------|--------------|------| | AVDD | ACOM | -0.3 | +3.9 | V | | DVDD | DCOM | -0.3 | +3.9 | V | | CLKVDD | CLKCOM | -0.3 | +3.9 | V | | ACOM | DCOM | -0.3 | +0.3 | V | | ACOM | CLKCOM | -0.3 | +0.3 | V | | DCOM | CLKCOM | -0.3 | +0.3 | V | | AVDD | DVDD | -3.9 | +3.9 | V | | AVDD | CLKVDD | -3.9 | +3.9 | V | | DVDD | CLKVDD | -3.9 | +3.9 | V | | CLOCK, SLEEP | DCOM | -0.3 | DVDD + 0.3 | V | | Digital Inputs, MODE | DCOM | -0.3 | DVDD + 0.3 | V | | IOUTA, IOUTB | ACOM | -1.0 | AVDD + 0.3 | V | | REFIO, REFLO, FS ADJ | ACOM | -0.3 | AVDD + 0.3 | V | | CLK+, CLK–, CMODE | CLKCOM | -0.3 | CLKVDD + 0.3 | V | | Junction Temperature | | | 150 | °C | | Storage Temperature | | -65 | +150 | °C | | Lead Temperature (10 sec) | | | 300 | °C | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum ratings for extended periods may effect device reliability. #### THERMAL CHARACTERISTICS<sup>1</sup> #### Thermal Resistance 28-Lead 300-Mil SOIC $\theta_{IA} = 55.9$ °C/W 28-Lead TSSOP $\theta_{JA} = 67.7$ °C/W 32-Lead LFCSP $\theta_{JA}=32.5^{\circ}C/W$ #### **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. <sup>&</sup>lt;sup>1</sup> Thermal impedance measurements were taken on a 4-layer board in still air, in accordance with EIA/JESD51-7. ## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS Figure 3. 28-Lead SOIC and TSSOP Figure 4. 32-Lead LFCSP **Table 5. Pin Function Descriptions** | SOIC/TSSOP | LFCSP | | | |------------|---------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin No. | Pin No. | Mnemonic | Description | | 1 | 27 | DB13 | Most Significant Data Bit (MSB). | | 2 to 13 | 28 to 32,<br>1, 2, 4 to 8 | DB12 to<br>DB1 | Data Bits 12 to 1. | | 14 | 9 | DB0 | Least Significant Data Bit (LSB). | | 15 | 25 | SLEEP | Power-Down Control Input. Active high. Contains active pull-down circuit; it may be left unterminated if not used. | | 16 | N/A | REFLO | Reference Ground when Internal 1.2 V Reference Used. Connect to ACOM for both internal and external reference operation modes. | | 17 | 23 | REFIO | Reference Input/Output. Serves as reference input when using external reference. Serves as 1.2 V reference output when using internal reference. Requires 0.1 µF capacitor to ACOM when using internal reference. | | 18 | 24 | FS ADJ | Full-Scale Current Output Adjust. | | 19 | N/A | NC | No Internal Connection. | | 20 | 19, 22 | ACOM | Analog Common. | | 21 | 20 | IOUTB | Complementary DAC Current Output. Full-scale current when all data bits are 0s. | | 22 | 21 | IOUTA | DAC Current Output. Full-scale current when all data bits are 1s. | | 23 | N/A | RESERVED | Reserved. Do not connect to common or supply. | | 24 | 17, 18 | AVDD | Analog Supply Voltage (3.3 V). | | 25 | 16 | MODE | Selects Input Data Format. Connect to DCOM for straight binary, DVDD for twos complement. | | N/A | 15 | CMODE | Clock Mode Selection. Connect to CLKCOM for single-ended clock receiver (drive CLK+ and float CLK-). Connect to CLKVDD for differential receiver. Float for PECL receiver (terminations on-chip). | | 26 | 10, 26 | DCOM | Digital Common. | | 27 | 3 | DVDD | Digital Supply Voltage (3.3 V). | | 28 | N/A | CLOCK | Clock Input. Data latched on positive edge of clock. | | N/A | 12 | CLK+ | Differential Clock Input. | | N/A | 13 | CLK- | Differential Clock Input. | | N/A | 11 | CLKVDD | Clock Supply Voltage (3.3 V). | | N/A | 14 | CLKCOM | Clock Common. | ### **TERMINOLOGY** #### **Linearity Error (Also Called Integral Nonlinearity or INL)** It is defined as the maximum deviation of the actual analog output from the ideal output, determined by a straight line drawn from zero to full scale. #### Differential Nonlinearity (or DNL) DNL is the measure of the variation in analog value, normalized to full scale, associated with a 1 LSB change in digital input code. #### Monotonicity A DAC is monotonic if the output either increases or remains constant as the digital input increases. #### **Offset Error** The deviation of the output current from the ideal of zero is called the offset error. For IOUTA, 0 mA output is expected when the inputs are all 0s. For IOUTB, 0 mA output is expected when all inputs are set to 1s. #### **Gain Error** The difference between the actual and ideal output span. The actual span is determined by the output when all inputs are set to 1s minus the output when all inputs are set to 0s. #### **Output Compliance Range** The range of allowable voltage at the output of a current output DAC. Operation beyond the maximum compliance limits may cause either output stage saturation or breakdown, resulting in nonlinear performance. #### **Temperature Drift** It is specified as the maximum change from the ambient (25°C) value to the value at either $T_{\text{MIN}}$ or $T_{\text{MAX}}$ . For offset and gain drift, the drift is reported in ppm of full-scale range (FSR) per °C. For reference drift, the drift is reported in ppm per °C. #### **Power Supply Rejection** The maximum change in the full-scale output as the supplies are varied from nominal to minimum and maximum specified voltages. #### **Settling Time** The time required for the output to reach and remain within a specified error band about its final value, measured from the start of the output transition. #### Glitch Impulse Asymmetrical switching times in a DAC give rise to undesired output transients that are quantified by a glitch impulse. It is specified as the net area of the glitch in pV-s. #### Spurious-Free Dynamic Range The difference, in dB, between the rms amplitude of the output signal and the peak spurious signal over the specified bandwidth. #### **Total Harmonic Distortion (THD)** THD is the ratio of the rms sum of the first six harmonic components to the rms value of the measured input signal. It is expressed as a percentage or in decibels (dB). #### **Multitone Power Ratio** The spurious-free dynamic range containing multiple carrier tones of equal amplitude. It is measured as the difference between the rms amplitude of a carrier tone to the peak spurious signal in the region of a removed tone. Figure 5. Basic AC Characterization Test Set-Up (SOIC/TSSOP Packages) ### TYPICAL PERFORMANCE CHARACTERISTICS Figure 6. SFDR vs. fout @ 0 dBFS Figure 7. SFDR vs. fout @ 65 MSPS Figure 8. SFDR vs. f<sub>OUT</sub> @ 125 MSPS Figure 9. SFDR vs. fout @ 165 MSPS Figure 10. SFDR vs. fouт @ 210 MSPS Figure 11. SFDR vs. fout and loutes @ 65 MSPS and 0 dBFS Figure 12. Single-Tone SFDR vs. $A_{OUT}$ @ $f_{OUT} = f_{CLOCK}/11$ Figure 13. Single-Tone SFDR vs. $A_{OUT} @ f_{OUT} = f_{CLOCK}/5$ Figure 14. SNR vs. $f_{CLOCK}$ and $I_{OUTFS}$ @ $f_{OUT} = 5$ MHz and 0 dBFS Figure 15. Dual-Tone IMD vs. $A_{OUT} @ f_{OUT} = f_{CLOCK}/7$ Figure 16. Typical INL Figure 17. Typical DNL Figure 18. SFDR vs. Temperature @ 165 MSPS, 0 dBFS 02913-020 02913-016 Figure 19. Single-Tone SFDR Figure 20. Dual-Tone SFDR Figure 21. Four-Tone SFDR Figure 22. Two-Carrier UMTS Spectrum, $f_{CLOCK} = 122.88$ MSPS (ACLR = 64 dB) LFCSP Package Figure 23. Single-Carrier UMTS Spectrum, $f_{CLOCK} = 61.44$ MSPS (ACLR = 74 dB) LFCSP Package 02913-056 Figure 24. Simplified Block Diagram (SOIC/TSSOP Packages) ### **FUNCTIONAL DESCRIPTION** Figure 24 shows a simplified block diagram of the AD9744. The AD9744 consists of a DAC, digital control logic, and full-scale output current control. The DAC contains a PMOS current source array capable of providing up to 20 mA of full-scale current ( $I_{\text{OUTFS}}$ ). The array is divided into 31 equal currents that make up the five most significant bits (MSBs). The next four bits, or middle bits, consist of 15 equal current sources whose value is 1/16th of an MSB current source. The remaining LSBs are binary weighted fractions of the middle bits current sources. Implementing the middle and lower bits with current sources, instead of an R-2R ladder, enhances its dynamic performance for multitone or low amplitude signals and helps maintain the DAC's high output impedance (that is, >100 k $\Omega$ ). All of these current sources are switched to one or the other of the two output nodes, that is, IOUTA or IOUTB, via PMOS differential current switches. The switches are based on the architecture that was pioneered in the AD9764 family, with further refinements to reduce distortion contributed by the switching transient. This switch architecture also reduces various timing errors and provides matching complementary drive signals to the inputs of the differential current switches. The analog and digital sections of the AD9744 have separate power supply inputs, that is, AVDD and DVDD, that can operate independently over a 2.7 V to 3.6 V range. The digital section, which is capable of operating at a rate of up to 210 MSPS, consists of edge-triggered latches and segment decoding logic circuitry. The analog section includes the PMOS current sources, the associated differential switches, a 1.2 V band gap voltage reference, and a reference control amplifier. The DAC full-scale output current is regulated by the reference control amplifier and can be set from 2 mA to 20 mA via an external resistor, $R_{\text{SET}}$ , connected to the full-scale adjust (FS ADJ) pin. The external resistor, in combination with both the reference control amplifier and voltage reference $V_{\text{REFIO}}$ , sets the reference current $I_{\text{REF}}$ , which is replicated to the segmented current sources with the proper scaling factor. The full-scale current, $I_{\text{OUTES}}$ , is 32 times $I_{\text{REF}}$ . #### REFERENCE OPERATION The AD9744 contains an internal 1.2 V band gap reference. The internal reference cannot be disabled, but can be easily overridden by an external reference with no effect on performance. Figure 25 shows an equivalent circuit of the band gap reference. REFIO serves as either an output or an input depending on whether the internal or an external reference is used. To use the internal reference, simply decouple the REFIO pin to ACOM with a 0.1 $\mu F$ capacitor and connect REFLO to ACOM via a resistance less than 5 $\Omega$ . The internal reference voltage will be present at REFIO. If the voltage at REFIO is to be used anywhere else in the circuit, an external buffer amplifier with an input bias current of less than 100 nA should be used. An example of the use of the internal reference is shown in Figure 26. Figure 25. Equivalent Circuit of Internal Reference Figure 26. Internal Reference Configuration An external reference can be applied to REFIO, as shown in Figure 27. The external reference may provide either a fixed reference voltage to enhance accuracy and drift performance or a varying reference voltage for gain control. Note that the 0.1 $\mu F$ compensation capacitor is not required since the internal reference is overridden, and the relatively high input impedance of REFIO minimizes any loading of the external reference. Figure 27. External Reference Configuration #### REFERENCE CONTROL AMPLIFIER The AD9744 contains a control amplifier that is used to regulate the full-scale output current, $I_{\rm OUTFS}$ . The control amplifier is configured as a V-I converter, as shown in Figure 26, so that its current output, $I_{\rm REF}$ , is determined by the ratio of the $V_{\rm REFIO}$ and an external resistor, $R_{\rm SET}$ , as stated in Equation 4. $I_{\rm REF}$ is copied to the segmented current sources with the proper scale factor to set $I_{\rm OUTFS}$ , as stated in Equation 3. The control amplifier allows a wide (10:1) adjustment span of Ioutes over a 2 mA to 20 mA range by setting Iref between 62.5 $\mu$ A and 625 $\mu$ A. The wide adjustment span of Ioutes provides several benefits. The first relates directly to the power dissipation of the AD9744, which is proportional to Ioutes (refer to the Power Dissipation section). The second relates to the 20 dB adjustment, which is useful for system gain control purposes. The small signal bandwidth of the reference control amplifier is approximately 500 kHz and can be used for low frequency small signal multiplying applications. #### **DAC TRANSFER FUNCTION** Both DACs in the AD9744 provide complementary current outputs, IOUTA and IOUTB. IOUTA provides a near full-scale current output, $I_{OUTES}$ , when all bits are high (that is, DAC CODE = 16383), while IOUTB, the complementary output, provides no current. The current output appearing at IOUTA and IOUTB is a function of both the input code and $I_{OUTES}$ and can be expressed as $$IOUTA = (DAC\ CODE/16384) \times I_{OUTES} \tag{1}$$ $$IOUTB = (16383 - DAC\ CODE)/16384 \times I_{OUTES}$$ (2) where $DAC\ CODE = 0$ to 16383 (that is, decimal representation). As mentioned previously, $I_{OUTFS}$ is a function of the reference current $I_{REF}$ , which is nominally set by a reference voltage, $V_{REFIO}$ , and external resistor, $R_{SET}$ . It can be expressed as $$I_{OUTES} = 32 \times I_{REF} \tag{3}$$ where $$I_{REF} = V_{REFIO} / R_{SET} \tag{4}$$ The two current outputs will typically drive a resistive load directly or via a transformer. If dc coupling is required, IOUTA and IOUTB should be directly connected to matching resistive loads, $R_{\text{LOAD}}$ , that are tied to analog common, ACOM. Note that $R_{\text{LOAD}}$ may represent the equivalent load resistance seen by IOUTA or IOUTB as would be the case in a doubly terminated 50 $\Omega$ or 75 $\Omega$ cable. The single-ended voltage output appearing at the IOUTA and IOUTB nodes is simply $$V_{OUTA} = IOUTA \times R_{IOAD} \tag{5}$$ $$V_{OUTB} = IOUTB \times R_{IOAD} \tag{6}$$ Note that the full-scale value of $V_{\text{OUTA}}$ and $V_{\text{OUTB}}$ should not exceed the specified output compliance range to maintain specified distortion and linearity performance. $$V_{DIFF} = (IOUTA - IOUTB) \times R_{LOAD}$$ (7) Substituting the values of IOUTA, IOUTB, $I_{\text{REF}}$ , and $V_{\text{DIFF}}$ can be expressed as $$V_{DIFF} = [(2 \times DAC\ CODE - 16383)/16384]$$ $$(32 \times R_{IOAD} / R_{SET}) \times V_{REFIO}$$ (8) Equation 7 and Equation 8 highlight some of the advantages of operating the AD9744 differentially. First, the differential operation helps cancel common-mode error sources associated with IOUTA and IOUTB, such as noise, distortion, and dc offsets. Second, the differential code dependent current and subsequent voltage, $V_{\text{DIFF}}$ , is twice the value of the single-ended voltage output (that is, $V_{\text{OUTA}}$ or $V_{\text{OUTB}}$ ), thus providing twice the signal power to the load. Note that the gain drift temperature performance for a single-ended ( $V_{\text{OUTA}}$ and $V_{\text{OUTB}}$ ) or differential output ( $V_{\text{DIFF}}$ ) of the AD9744 can be enhanced by selecting temperature tracking resistors for $R_{\text{LOAD}}$ and $R_{\text{SET}}$ due to their ratiometric relationship, as shown in Equation 8. #### **ANALOG OUTPUTS** The complementary current outputs in each DAC, IOUTA, and IOUTB may be configured for single-ended or differential operation. IOUTA and IOUTB can be converted into complementary single-ended voltage outputs, $V_{\rm OUTA}$ and $V_{\rm OUTB}$ , via a load resistor, $R_{\rm LOAD}$ , as described in the DAC Transfer Function section by Equation 5 through Equation 8. The differential voltage, $V_{\rm DIFF}$ , existing between $V_{\rm OUTA}$ and $V_{\rm OUTB}$ , can also be converted to a single-ended voltage via a transformer or differential amplifier configuration. The ac performance of the AD9744 is optimum and specified using a differential transformer-coupled output in which the voltage swing at IOUTA and IOUTB is limited to $\pm 0.5$ V. The distortion and noise performance of the AD9744 can be enhanced when it is configured for differential operation. The common-mode error sources of both IOUTA and IOUTB can be significantly reduced by the common-mode rejection of a transformer or differential amplifier. These common-mode error sources include even-order distortion products and noise. The enhancement in distortion performance becomes more significant as the frequency content of the reconstructed waveform increases and/or its amplitude decreases. This is due to the first-order cancellation of various dynamic common-mode distortion mechanisms, digital feedthrough, and noise. Performing a differential-to-single-ended conversion via a transformer also provides the ability to deliver twice the reconstructed signal power to the load (assuming no source termination). Since the output currents of IOUTA and IOUTB are complementary, they become additive when processed differentially. A properly selected transformer will allow the AD9744 to provide the required power and voltage levels to different loads. The output impedance of IOUTA and IOUTB is determined by the equivalent parallel combination of the PMOS switches associated with the current sources and is typically $100~k\Omega$ in parallel with 5 pF. It is also slightly dependent on the output voltage (that is, $V_{\text{OUTA}}$ and $V_{\text{OUTB}}$ ) due to the nature of a PMOS device. As a result, maintaining IOUTA and/or IOUTB at a virtual ground via an I-V op amp configuration will result in the optimum dc linearity. Note that the INL/DNL specifications for the AD9744 are measured with IOUTA maintained at a virtual ground via an op amp. IOUTA and IOUTB also have a negative and positive voltage compliance range that must be adhered to in order to achieve optimum performance. The negative output compliance range of -1 V is set by the breakdown limits of the CMOS process. Operation beyond this maximum limit may result in a breakdown of the output stage and affect the reliability of the AD9744. The positive output compliance range is slightly dependent on the full-scale output current, $I_{OUTFS}$ . It degrades slightly from its nominal 1.2 V for an $I_{OUTFS} = 20$ mA to 1 V for an $I_{OUTFS} = 2$ mA. The optimum distortion performance for a single-ended or differential output is achieved when the maximum full-scale signal at IOUTA and IOUTB does not exceed 0.5 V. #### **DIGITAL INPUTS** The AD9744 digital section consists of 14 input bit channels and a clock input. The 14-bit parallel data inputs follow standard positive binary coding, where DB13 is the most significant bit (MSB) and DB0 is the least significant bit (LSB). IOUTA produces a full-scale output current when all data bits are at Logic 1. IOUTB produces a complementary output with the full-scale current split between the two outputs as a function of the input code. Figure 28. Equivalent Digital Input The digital interface is implemented using an edge-triggered master/slave latch. The DAC output updates on the rising edge of the clock and is designed to support a clock rate as high as 210 MSPS. The clock can be operated at any duty cycle that meets the specified latch pulse width. The setup and hold times can also be varied within the clock cycle as long as the specified minimum times are met, although the location of these transition edges may affect digital feedthrough and distortion performance. Best performance is typically achieved when the input data transitions on the falling edge of a 50% duty cycle clock. #### **CLOCK INPUT** #### **SOIC/TSSOP Packages** The 28-lead package options have a single-ended clock input (CLOCK) that must be driven to rail-to-rail CMOS levels. The quality of the DAC output is directly related to the clock quality, and jitter is a key concern. Any noise or jitter in the clock will translate directly into the DAC output. Optimal performance will be achieved if the CLOCK input has a sharp rising edge, since the DAC latches are positive edge triggered. #### LFCSP Package A configurable clock input is available in the LFCSP package, which allows for one single-ended and two differential modes. The mode selection is controlled by the CMODE input, as summarized in Table 6. Connecting CMODE to CLKCOM selects the single-ended clock input. In this mode, the CLK+ input is driven with rail-to-rail swings and the CLK- input is left floating. If CMODE is connected to CLKVDD, the differential receiver mode is selected. In this mode, both inputs are high impedance. The final mode is selected by floating CMODE. This mode is also differential, but internal terminations for positive emitter-coupled logic (PECL) are activated. There is no significant performance difference among any of the three clock input modes. **Table 6. Clock Mode Selection** | CMODE Pin | Clock Input Mode | |-----------|------------------| | CLKCOM | Single-Ended | | CLKVDD | Differential | | Float | PECL | The single-ended input mode operates in the same way as the CLOCK input in the 28-lead packages, as previously described. In the differential input mode, the clock input functions as a high impedance differential pair. The common-mode level of the CLK+ and CLK- inputs can vary from 0.75 V to 2.25 V, and the differential voltage can be as low as 0.5 V p-p. This mode can be used to drive the clock with a differential sine wave since the high gain bandwidth of the differential inputs will convert the sine wave into a single-ended square wave internally. The final clock mode allows for a reduced external component count when the DAC clock is distributed on the board using PECL logic. The internal termination configuration is shown in Figure 29. These termination resistors are untrimmed and can vary up to $\pm 20\%$ . However, matching between the resistors should generally be better than $\pm 1\%$ . Figure 29. Clock Termination in PECL Mode #### **DAC TIMING** #### Input Clock and Data Timing Relationship Dynamic performance in a DAC is dependent on the relationship between the position of the clock edges and the time at which the input data changes. The AD9744 is rising edge triggered, and so exhibits dynamic performance sensitivity when the data transition is close to this edge. In general, the goal when applying the AD9744 is to make the data transition close to the falling clock edge. This becomes more important as the sample rate increases. Figure 30 shows the relationship of SFDR to clock placement with different sample rates. Note that at the lower sample rates, more tolerance is allowed in clock placement, while at higher rates, more care must be taken. Figure 30. SFDR vs. Clock Placement @ $f_{OUT} = 20$ MHz and 50 MHz #### **Sleep Mode Operation** The AD9744 has a power-down function that turns off the output current and reduces the supply current to less than 6 mA over the specified supply range of 2.7 V to 3.6 V and temperature range. This mode can be activated by applying a logic level 1 to the SLEEP pin. The SLEEP pin logic threshold is equal to 0.5 $\Omega$ AVDD. This digital input also contains an active pulldown circuit that ensures that the AD9744 remains enabled if this input is left disconnected. The AD9744 takes less than 50 ns to power down and approximately 5 $\mu$ s to power back up. #### **POWER DISSIPATION** The power dissipation, $P_D$ , of the AD9744 is dependent on several factors that include: - The power supply voltages (AVDD, CLKVDD, and DVDD) - The full-scale current output I<sub>OUTFS</sub> - The update rate fclock - The reconstructed digital input waveform The power dissipation is directly proportional to the analog supply current, $I_{\text{AVDD}}$ , and the digital supply current, $I_{\text{DVDD}}$ . $I_{\text{AVDD}}$ is directly proportional to $I_{\text{OUTFS}}$ , as shown in Figure 31, and is insensitive to $f_{\text{CLOCK}}$ . Conversely, $I_{\text{DVDD}}$ is dependent on both the digital input waveform, $f_{\text{CLOCK}}$ , and digital supply DVDD. Figure 32 shows $I_{\text{DVDD}}$ as a function of full-scale sine wave output ratios ( $f_{\text{OUT}}/f_{\text{CLOCK}}$ ) for various update rates with DVDD = 3.3 V. Figure 31. IAVDD VS. IOUTFS Figure 32. I<sub>DVDD</sub> vs. Ratio @ DVDD = 3.3 V Figure 33. ICLKVDD vs. fcLOCK and Clock Mode #### **APPLYING THE AD9744** #### **Output Configurations** The following sections illustrate some typical output configurations for the AD9744. Unless otherwise noted, it is assumed that I<sub>OUTFS</sub> is set to a nominal 20 mA. For applications requiring the optimum dynamic performance, a differential output configuration is suggested. A differential output configuration may consist of either an RF transformer or a differential op amp configuration. The transformer configuration provides the optimum high frequency performance and is recommended for any application that allows ac coupling. The differential op amp configuration is suitable for applications requiring dc coupling, a bipolar output, signal gain, and/or level shifting within the bandwidth of the chosen op amp. A single-ended output is suitable for applications requiring a unipolar voltage output. A positive unipolar output voltage results if IOUTA and/or IOUTB are connected to an appropriately sized load resistor, $R_{\rm LOAD}$ , referred to ACOM. This configuration may be more suitable for a single-supply system requiring a dc-coupled, ground referred output voltage. Alternatively, an amplifier could be configured as an I-V converter, thus converting IOUTA or IOUTB into a negative unipolar voltage. This configuration provides the best dc linearity since IOUTA or IOUTB is maintained at a virtual ground. ### DIFFERENTIAL COUPLING USING A TRANS-FORMER An RF transformer can be used to perform a differential-to-single-ended signal conversion, as shown in Figure 34. A differentially coupled transformer output provides the optimum distortion performance for output signals whose spectral content lies within the transformer's pass band. An RF transformer, such as the Mini-Circuits T1–1T, provides excellent rejection of common-mode distortion (that is, even-order harmonics) and noise over a wide frequency range. It also provides electrical isolation and the ability to deliver twice the power to the load. Transformers with different impedance ratios may also be used for impedance matching purposes. Note that the transformer provides ac coupling only. Figure 34. Differential Output Using a Transformer The center tap on the primary side of the transformer must be connected to ACOM to provide the necessary dc current path for both IOUTA and IOUTB. The complementary voltages appearing at IOUTA and IOUTB (that is, $V_{\rm OUTA}$ and $V_{\rm OUTB}$ ) swing symmetrically around ACOM and should be maintained with the specified output compliance range of the AD9744. A differential resistor, $R_{\rm DIFF}$ , may be inserted in applications where the output of the transformer is connected to the load, $R_{\rm LOAD}$ , via a passive reconstruction filter or cable. $R_{\rm DIFF}$ is determined by the transformer's impedance ratio and provides the proper source termination that results in a low VSWR. Note that approximately half the signal power will be dissipated across $R_{\rm DIFF}$ . #### **DIFFERENTIAL COUPLING USING AN OP AMP** An op amp can also be used to perform a differential-to-single-ended conversion, as shown in Figure 35. The AD9744 is configured with two equal load resistors, $R_{\text{LOAD}}$ , of 25 $\Omega$ . The differential voltage developed across IOUTA and IOUTB is converted to a single-ended signal via the differential op amp configuration. An optional capacitor can be installed across IOUTA and IOUTB, forming a real pole in a low-pass filter. The addition of this capacitor also enhances the op amp's distortion performance by preventing the DAC's high slewing output from overloading the op amp's input. Figure 35. DC Differential Coupling Using an Op Amp The common-mode rejection of this configuration is typically determined by the resistor matching. In this circuit, the differential op amp circuit using the AD8047 is configured to provide some additional signal gain. The op amp must operate off a dual supply since its output is approximately $\pm 1$ V. A high speed amplifier capable of preserving the differential performance of the AD9744 while meeting other system level objectives (such as, cost or power) should be selected. The op amp's differential gain, gain setting resistor values, and full-scale output swing capabilities should all be considered when optimizing this circuit. The differential circuit shown in Figure 36 provides the necessary level shifting required in a single-supply system. In this case, AVDD, which is the positive analog supply for both the AD9744 and the op amp, is also used to level-shift the differential output of the AD9744 to midsupply (that is, AVDD/2). The AD8041 is a suitable op amp for this application. Figure 36. Single-Supply DC Differential Coupled Circuit #### SINGLE-ENDED UNBUFFERED VOLTAGE OUTPUT Figure 37 shows the AD9744 configured to provide a unipolar output range of approximately 0 V to 0.5 V for a doubly terminated 50 $\Omega$ cable since the nominal full-scale current, $I_{\rm OUTFS}$ , of 20 mA flows through the equivalent $R_{\rm LOAD}$ of 25 $\Omega$ . In this case, $R_{\rm LOAD}$ represents the equivalent load resistance seen by IOUTA or IOUTB. The unused output (IOUTA or IOUTB) can be connected to ACOM directly or via a matching $R_{\rm LOAD}$ . Different values of $I_{\rm OUTFS}$ and $R_{\rm LOAD}$ can be selected as long as the positive compliance range is adhered to. One additional consideration in this mode is the integral nonlinearity (INL), discussed in the Analog Outputs section. For optimum INL performance, the single-ended, buffered voltage output configuration is suggested. Figure 37. 0 V to 0.5 V Unbuffered Voltage Output # SINGLE-ENDED, BUFFERED VOLTAGE OUTPUT CONFIGURATION Figure 38 shows a buffered single-ended output configuration in which the op amp U1 performs an I-V conversion on the AD9744 output current. U1 maintains IOUTA (or IOUTB) at a virtual ground, minimizing the nonlinear output impedance effect on the DAC's INL performance as described in the Analog Outputs section. Although this single-ended configuration typically provides the best dc linearity performance, its ac distortion performance at higher DAC update rates may be limited by U1's slew rate capabilities. U1 provides a negative unipolar output voltage, and its full-scale output voltage is simply the product of $R_{\text{FB}}$ and $I_{\text{OUTFS}}$ . The full-scale output should be set within U1's voltage output swing capabilities by scaling $I_{\rm OUTFS}$ and/or $R_{\rm FB}.$ An improvement in ac distortion performance may result with a reduced $I_{\rm OUTFS}$ since the signal current U1 will be required to sink less signal current. Figure 38. Unipolar Buffered Voltage Output # POWER AND GROUNDING CONSIDERATIONS, POWER SUPPLY REJECTION Many applications seek high speed and high performance under less than ideal operating conditions. In these application circuits, the implementation and construction of the printed circuit board is as important as the circuit design. Proper RF techniques must be used for device selection, placement, and routing as well as power supply bypassing and grounding to ensure optimum performance. Figure 43 to Figure 46 illustrate the recommended printed circuit board ground, power, and signal plane layouts implemented on the AD9744 evaluation board. One factor that can measurably affect system performance is the ability of the DAC output to reject dc variations or ac noise superimposed on the analog or digital dc power distribution. This is referred to as the power supply rejection ratio (PSRR). For dc variations of the power supply, the resulting performance of the DAC directly corresponds to a gain error associated with the DAC's full-scale current, Ioutfs. AC noise on the dc supplies is common in applications where the power distribution is generated by a switching power supply. Typically, switching power supply noise will occur over the spectrum from tens of kHz to several MHz. The PSRR vs. frequency of the AD9744 AVDD supply over this frequency range is shown in Figure 39. Figure 39. Power Supply Rejection Ratio (PSRR) vs. Frequency Note that the ratio in Figure 39 is calculated as amps out/volts in. Noise on the analog power supply has the effect of modulating the internal switches, and therefore the output current. The voltage noise on AVDD, therefore, will be added in a nonlinear manner to the desired IOUT. Due to the relative different size of these switches, the PSRR is very code dependent. This can produce a mixing effect that can modulate low frequency power supply noise to higher frequencies. Worst-case PSRR for either one of the differential DAC outputs will occur when the full-scale current is directed toward that output. As a result, the PSRR measurement in Figure 39 represents a worst-case condition in which the digital inputs remain static and the full-scale output current of 20 mA is directed to the DAC output being measured. An example serves to illustrate the effect of supply noise on the analog supply. Suppose a switching regulator with a switching frequency of 250 kHz produces 10 mV of noise and, for simplicity's sake (ignoring harmonics), all of this noise is concentrated at 250 kHz. To calculate how much of this undesired noise will appear as current noise superimposed on the DAC's full-scale current, Ioutfs, one must determine the PSRR in dB using Figure 39 at 250 kHz. To calculate the PSRR for a given Rload, such that the units of PSRR are converted from A/V to V/V, adjust the curve in Figure 39 by the scaling factor 20 $\Omega$ log (Rload). For instance, if Rload is 50 $\Omega$ , the PSRR is reduced by 34 dB (that is, PSRR of the DAC at 250 kHz, which is 85 dB in Figure 39, becomes 51 dB Vout/Vin). Proper grounding and decoupling should be a primary objective in any high speed, high resolution system. The AD9744 features separate analog and digital supplies and ground pins to optimize the management of analog and digital ground currents in a system. In general, AVDD, the analog supply, should be decoupled to ACOM, the analog common, as close to the chip as physically possible. Similarly, DVDD, the digital supply, should be decoupled to DCOM as close to the chip as physically possible. For those applications that require a single 3.3 V supply for both the analog and digital supplies, a clean analog supply may be generated using the circuit shown in Figure 40. The circuit consists of a differential LC filter with separate power supply and return lines. Lower noise can be attained by using low ESR type electrolytic and tantalum capacitors. Figure 40. Differential LC Filter for Single 3.3 V Applications ### **EVALUATION BOARD** #### **GENERAL DESCRIPTION** The TxDAC family evaluation boards allow for easy setup and testing of any TxDAC product in the SOIC and LFCSP packages. Careful attention to layout and circuit design, combined with a prototyping area, allows the user to evaluate the AD9744 easily and effectively in any application where high resolution, high speed conversion is required. This board allows the user the flexibility to operate the AD9744 in various configurations. Possible output configurations include transformer coupled, resistor terminated, and single and differential outputs. The digital inputs are designed to be driven from various word generators, with the on-board option to add a resistor network for proper load termination. Provisions are also made to operate the AD9744 with either the internal or external reference or to exercise the power-down feature. Figure 41. SOIC Evaluation Board—Power Supply and Digital Inputs Figure 42. SOIC Evaluation Board—Output Signal Conditioning Figure 43. SOIC Evaluation Board—Primary Side Figure 44. SOIC Evaluation Board—Secondary Side Figure 45. SOIC Evaluation Board—Ground Plane Figure 46. SOIC Evaluation Board—Power Plane Figure 47. SOIC Evaluation Board Assembly—Primary Side Figure 48. SOIC Evaluation Board Assembly—Secondary Side Figure 49. LFCSP Evaluation Board Schematic—Power Supply and Digital Inputs Figure 50. LFCSP Evaluation Board Schematic—Output Signal Conditioning Figure 51. LFCSP Evaluation Board Schematic—Clock Input Figure 52. LFCSP Evaluation Board Layout—Primary Side $\textit{Figure 53. LFCSP Evaluation Board Layout} \color{red} - Secondary \textit{Side}$ Figure 54. LFCSP Evaluation Board Layout—Ground Plane Figure 55. LFCSP Evaluation Board Layout—Power Plane Figure 56. LFCSP Evaluation Board Layout Assembly—Primary Side Figure 57. LFCSP Evaluation Board Layout Assembly—Secondary Side ### **OUTLINE DIMENSIONS** COMPLIANT TO JEDEC STANDARDS MO-153AE Figure 58. 28-Lead Thin Shrink Small Outline Package [TSSOP] (RU-28) Dimensions shown in millimeters COMPLIANT TO JEDEC STANDARDS MS-013AE CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN Figure 59. 28-Lead Standard Small Outline Package [SOIC] Wide Body (RW-28) Dimensions shown in millimeters and (inches) COMPLIANT TO JEDEC STANDARDS MO-220-VHHD-2 Figure 60. 32-Lead Lead Frame Chip Scale Package [LFCSP] 5 mm × 5 mm Body (CP-32-3) Dimensions shown in millimeters ### **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package Options | • | |----------------------------|-------------------|--------------------------|-----------------|---| | AD9744AR | −40°C to +85°C | 28-Lead, 300-Mil SOIC | RW-28 | | | AD9744ARRL | −40°C to +85°C | 28-Lead, 300-Mil SOIC | RW-28 | | | AD9744ARZ <sup>1</sup> | −40°C to +85°C | 28-Lead, 300-Mil SOIC | RW-28 | | | AD9744ARZRL <sup>1</sup> | −40°C to +85°C | 28-Lead, 300-Mil SOIC | RW-28 | | | AD9744ARU | −40°C to +85°C | 28-Lead TSSOP | RU-28 | | | AD9744ARURL7 | −40°C to +85°C | 28-Lead TSSOP | RU-28 | | | AD9744ARUZ <sup>1</sup> | −40°C to +85°C | 28-Lead TSSOP | RU-28 | | | AD9744ARUZRL7 <sup>1</sup> | −40°C to +85°C | 28-Lead TSSOP | RU-28 | | | AD9744ACP | −40°C to +85°C | 32-Lead LFCSP | CP-32-3 | | | AD9744ACPRL7 | −40°C to +85°C | 32-Lead LFCSP | CP-32-3 | | | AD9744ACPZ <sup>1</sup> | −40°C to +85°C | 32-Lead LFCSP | CP-32-3 | | | AD9744ACPZRL7 <sup>1</sup> | −40°C to +85°C | 32-Lead LFCSP | CP-32-3 | | | AD9744-EB | | Evaluation Board (SOIC) | | | | AD9744ACP-PCB | | Evaluation Board (LFCSP) | | | $<sup>^{1}</sup>$ Z = Pb-free part. | AD9744 | | | | | |--------|--|--|--|--| |--------|--|--|--|--| NOTES